Patents by Inventor Kong-Sam Jang

Kong-Sam Jang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7863110
    Abstract: A semiconductor device includes a device isolation layer on a semiconductor substrate defining an active region in the semiconductor substrate, a low voltage well of a first conductivity type in the active region of the semiconductor substrate, a high voltage impurity region of a second conductivity type in the active region of the semiconductor substrate, the high voltage impurity region positioned in an upper portion of the low voltage well, a high concentration impurity region of the second conductivity type within the high voltage impurity region and spaced apart from the device isolation layer, and a floating impurity region of the first conductivity type between the device isolation layer and the high concentration impurity region, the floating impurity region being a portion of an upper surface of the active region.
    Type: Grant
    Filed: October 19, 2007
    Date of Patent: January 4, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Tea-Kwang Yu, Kong-Sam Jang, Kwang-Tae Kim, Ji-Hoon Park, Eun-Mi Hong
  • Publication number: 20080142869
    Abstract: Example embodiments relate to a non-volatile memory device and a method of forming the same. A non-volatile memory device according to example embodiments may include a conductive pattern provided on the semiconductor substrate. A tunnel insulator may be provided on the conductive pattern. A memory gate structure may be provided on the semiconductor substrate so as to cover a first end of the conductive pattern. The first end may include an upward tapering, first protrusion. A select gate structure may be provided on the semiconductor substrate so as to cover the second end of the conductive pattern. The second end may include an upward tapering, second protrusion. The coverage of the first protrusion by the memory gate structure may be greater than the coverage of the second protrusion by the select gate structure.
    Type: Application
    Filed: November 29, 2007
    Publication date: June 19, 2008
    Inventors: Kong-Sam Jang, Jeong-uk Han, Yong-tae Kim, Weon-ho Park
  • Publication number: 20080093701
    Abstract: A semiconductor device includes a device isolation layer on a semiconductor substrate defining an active region in the semiconductor substrate, a low voltage well of a first conductivity type in the active region of the semiconductor substrate, a high voltage impurity region of a second conductivity type in the active region of the semiconductor substrate, the high voltage impurity region positioned in an upper portion of the low voltage well, a high concentration impurity region of the second conductivity type within the high voltage impurity region and spaced apart from the device isolation layer, and a floating impurity region of the first conductivity type between the device isolation layer and the high concentration impurity region, the floating impurity region being a portion of an upper surface of the active region.
    Type: Application
    Filed: October 19, 2007
    Publication date: April 24, 2008
    Inventors: Tea-Kwang Yu, Kong-Sam Jang, Kwang-Tae Kim, Ji-Hoon Park, Eun-Mi Hong
  • Publication number: 20080061356
    Abstract: An EEPROM device is provided with an active region including a first region, a second region having a lower top surface than a top surface of the first region, and a sidewall disposed at the boundary between the first and second regions. A tunneling region of charges for a program operation and/or an erase operation is defined within the sidewall.
    Type: Application
    Filed: July 10, 2007
    Publication date: March 13, 2008
    Inventors: Jae-Hwang Kim, Kong-Sam Jang, Yong-Tae Kim