Patents by Inventor Konrad Seidel

Konrad Seidel has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240145572
    Abstract: A structural element may have a ferroelectric or antiferroelectric layer formed on a substrate. The ferroelectric or antiferroelectric layer is doped with a first dopant and at least one second dopant. The ferroelectric or antiferroelectric layer can be formed of HfO2 or ZrO2 and doped with the first dopant Hf or Zr and with the second dopant Al, Si, La, Y, Gd or Sr.
    Type: Application
    Filed: October 24, 2023
    Publication date: May 2, 2024
    Inventors: David LEHNINGER, Ayse SÜNBÜL, Maximilan LEDERER, Konrad SEIDEL
  • Patent number: 11889701
    Abstract: Memory cells include various versions of a capacitor structure including a polarization retention member. Each polarization retention member includes an antiferroelectric layer over a ferroelectric layer. The antiferroelectric layer, among other layers, can be tailored to customize the hysteresis loop shape, and the coercive electric field required to change polarization of the memory cell. Metal electrodes, and/or dielectric or metallic interlayers may also be employed to tailor the hysteresis. The memory cells can include FeRAMs or FeFETs. The memory cells provide a lower coercive electric field requirement compared to conventional ferroelectric memory cells, enhanced reliability, and require minimum changes to integrate into current integrated circuit fabrication processes.
    Type: Grant
    Filed: April 22, 2021
    Date of Patent: January 30, 2024
    Assignee: GlobalFoundries U.S. Inc.
    Inventors: Tarek Ali, Konstantin H. J. Mertens, Maximilian W. Lederer, David J. Lehninger, Konrad Seidel
  • Patent number: 11869563
    Abstract: Disclosed is a threshold voltage-programmable field effect transistor-based (e.g., a ferro-electric field effect transistor (FeFET)-based) memory circuit employing source-line and/or bit-line-applied variable programming assist voltages. For single-bit data storage in a FeFET, decremental programming assist voltages are selectively applied by a voltage driver to the source-line and/or the bit-line connected to a FeFET during repeat programming processes when previous attempts at programming have failed. For multi-bit data storage in a FeFET, different programming assist voltages are associated with different multi-bit data values and at least one specific programming assist voltage is applied by a voltage driver to the source-line and/or the bit-line connected to a selected FeFET during a programming process to achieve storage of a specific multi-bit data value. Optionally, multiple FeFETs in the same row can be currently programmed with different multi-bit data values.
    Type: Grant
    Filed: December 10, 2021
    Date of Patent: January 9, 2024
    Assignee: GlobalFoundries Dresden Module One Limited Liability Company & Co. KG
    Inventors: Konrad Seidel, Franz Müller
  • Publication number: 20230326747
    Abstract: A method for producing a ferroelectric layer or antiferroelectric layer in which a layer of a paraelectric material already deposited on a surface of a substrate with a layer thickness of at least two crystallographic unit cells is introduced into an alternating electric field. The alternating electric field is repeatedly cycled between a positive electric field strength and a negative electric field strength of amplitude greater than the coercivity field strength of the material such that the layer of paraelectric material forms a polarization.
    Type: Application
    Filed: August 10, 2021
    Publication date: October 12, 2023
    Inventors: Konrad SEIDEL, Maximilian LEDERER, Ricardo REVELLO, David LEHNINGER
  • Publication number: 20230200085
    Abstract: An electronic component with at least one layer of a ferroelectric or antiferroelectric material. The layer may be provided for setting an imprint with a chemical element as a dopant which has a different number of free outer electrons than a non-oxide element of the ferroelectric or antiferroelectric material, and is introduced into the layer in a locally inhomogeneous distribution.
    Type: Application
    Filed: December 21, 2022
    Publication date: June 22, 2023
    Inventors: Maximilian LEDERER, Konrad SEIDEL
  • Publication number: 20230186964
    Abstract: Disclosed is a threshold voltage-programmable field effect transistor-based (e.g., a ferro-electric field effect transistor (FeFET)-based) memory circuit employing source-line and/or bit-line-applied variable programming assist voltages. For single-bit data storage in a FeFET, decremental programming assist voltages are selectively applied by a voltage driver to the source-line and/or the bit-line connected to a FeFET during repeat programming processes when previous attempts at programming have failed. For multi-bit data storage in a FeFET, different programming assist voltages are associated with different multi-bit data values and at least one specific programming assist voltage is applied by a voltage driver to the source-line and/or the bit-line connected to a selected FeFET during a programming process to achieve storage of a specific multi-bit data value. Optionally, multiple FeFETs in the same row can be currently programmed with different multi-bit data values.
    Type: Application
    Filed: December 10, 2021
    Publication date: June 15, 2023
    Applicant: GlobalFoundries Dresden Module One Limited Liability Company & Co. KG
    Inventors: Konrad Seidel, Franz Müller
  • Patent number: 11637111
    Abstract: The present invention relates to an integrated electronic circuit and method of making comprising a first transistor (1) and a ferroelectric capacitor (2). The ferroelectric capacitor (2) comprises a first electrode layer composed of a non-ferroelectric material, a ferroelectric interlayer having a thickness that is less than the thickness of the first electrode layer, and a second electrode layer composed of a non-ferroelectric material, wherein the ferroelectric interlayer is arranged between the first electrode layer and the second electrode layer, and the first electrode layer is electrically conductively connected to a gate terminal of the first transistor (1).
    Type: Grant
    Filed: May 12, 2021
    Date of Patent: April 25, 2023
    Assignee: FRAUNHOFER-GESELLSCHAFT ZUR FORDERUNG ANGEWANDTEN FORSCHUNG E.V.
    Inventors: Konrad Seidel, Thomas Kaempfe, Patrick Polakowski
  • Publication number: 20230013976
    Abstract: A movable piezo element and to a method for producing the element are provided. The movable piezo element may have a structured substrate, in which an intermediate layer is arranged between a first substrate layer and a second substrate layer. The element may also have a first electrode layer. The element may also have a second electrode layer arranged on the ferroelectric, piezoelectric, or flexoelectric layer. The second substrate layer may be structured such that at least one bar of the second substrate layer is formed. The bar may be clamped on one side and may be physically spaced from the first substrate layer. A surface of the bar facing away from the first substrate layer, and/or a lateral surface of the bar, may be at least partly covered by another layer.
    Type: Application
    Filed: December 18, 2020
    Publication date: January 19, 2023
    Inventors: Thomas KÄMPFE, Patrick POLAKOWSKI, Konrad SEIDEL
  • Publication number: 20220344359
    Abstract: Memory cells include various versions of a capacitor structure including a polarization retention member. Each polarization retention member includes an antiferroelectric layer over a ferroelectric layer. The antiferroelectric layer, among other layers, can be tailored to customize the hysteresis loop shape, and the coercive electric field required to change polarization of the memory cell. Metal electrodes, and/or dielectric or metallic interlayers may also be employed to tailor the hysteresis. The memory cells can include FeRAMs or FeFETs. The memory cells provide a lower coercive electric field requirement compared to conventional ferroelectric memory cells, enhanced reliability, and require minimum changes to integrate into current integrated circuit fabrication processes.
    Type: Application
    Filed: April 22, 2021
    Publication date: October 27, 2022
    Inventors: Tarek Ali, Konstantin Mertens, Maximilian Lederer, David Lehninger, Konrad Seidel
  • Patent number: 11398568
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to ferroelectric based transistors and methods of manufacture. The ferroelectric based transistor includes: a semiconductor-on-insulator substrate including a semiconductor material, a buried insulator layer under the semiconductor material and a substrate material under the semiconductor channel material; a ferroelectric capacitor under the buried insulator layer and which includes a bottom electrode, a top electrode and a ferroelectric material between the bottom electrode and the top electrode; a gate stack over the semiconductor material; a first terminal contact connecting to the bottom electrode of the ferroelectric capacitor; and a second terminal contact connecting to the top electrode of the ferroelectric capacitor.
    Type: Grant
    Filed: June 17, 2020
    Date of Patent: July 26, 2022
    Assignee: GLOBALFOUNDRIES DRESDEN MODULE ONE LIMITED LIABILITY COMPANY & CO. KG
    Inventors: Patrick Polakowski, Konrad Seidel, Tarek Ali
  • Publication number: 20210399135
    Abstract: The present disclosure relates to semiconductor structures and, more particularly, to ferroelectric based transistors and methods of manufacture. The ferroelectric based transistor includes: a semiconductor-on-insulator substrate including a semiconductor material, a buried insulator layer under the semiconductor material and a substrate material under the semiconductor channel material; a ferroelectric capacitor under the buried insulator layer and which includes a bottom electrode, a top electrode and a ferroelectric material between the bottom electrode and the top electrode; a gate stack over the semiconductor material; a first terminal contact connecting to the bottom electrode of the ferroelectric capacitor; and a second terminal contact connecting to the top electrode of the ferroelectric capacitor.
    Type: Application
    Filed: June 17, 2020
    Publication date: December 23, 2021
    Inventors: Patrick POLAKOWSKI, Konrad SEIDEL, Tarek ALI
  • Patent number: 11121266
    Abstract: The present invention relates to a voltage-controllable capacitor comprising a first electrode layer (4) composed of a non-ferroelectric material, said first electrode layer being applied on a substrate (6), a ferroelectric interlayer (3) having a thickness that is less than the thickness of the first electrode layer (4), and a second electrode layer (2) composed of a non-ferroelectric material. The ferroelectric interlayer (3) is arranged between the first electrode layer (4) and the second electrode layer (2).
    Type: Grant
    Filed: August 2, 2019
    Date of Patent: September 14, 2021
    Assignee: FRAUNHOFER-GESELLSCHAFT ZUR FOERDERUNG DER ANGEWANDTEN FORSCHUNG E.V.
    Inventors: Thomas Kaempfe, Patrick Polakowski, Konrad Seidel
  • Publication number: 20210265367
    Abstract: The present invention relates to an integrated electronic circuit and method of making comprising a first transistor (1) and a ferroelectric capacitor (2). The ferroelectric capacitor (2) comprises a first electrode layer composed of a non-ferroelectric material, a ferroelectric interlayer having a thickness that is less than the thickness of the first electrode layer, and a second electrode layer composed of a non-ferroelectric material, wherein the ferroelectric interlayer is arranged between the first electrode layer and the second electrode layer, and the first electrode layer is electrically conductively connected to a gate terminal of the first transistor (1).
    Type: Application
    Filed: May 12, 2021
    Publication date: August 26, 2021
    Applicant: FRAUNHOFER-GESELLSCHAFT ZUR FOERDERUNG DER ANGEWANDTEN FORSCHUNG E.V.
    Inventors: Konrad SEIDEL, Thomas Kaempfe, Patrick Polakowski
  • Patent number: 11018146
    Abstract: The present invention relates to an integrated electronic circuit comprising a first transistor (1) and a ferroelectric capacitor (2). The ferroelectric capacitor (2) comprises a first electrode layer composed of a non-ferroelectric material, a ferroelectric interlayer having a thickness that is less than the thickness of the first electrode layer, and a second electrode layer composed of a non-ferroelectric material, wherein the ferroelectric interlayer is arranged between the first electrode layer and the second electrode layer, and the first electrode layer is electrically conductively connected to a gate terminal of the first transistor (1).
    Type: Grant
    Filed: August 2, 2019
    Date of Patent: May 25, 2021
    Assignee: FRAUNHOFER-GESELLSCHAFT ZUR FOERDERTJNG DER ANGEWANDTEN FORSCHUNG E.V.
    Inventors: Konrad Seidel, Thomas Kaempfe, Patrick Polakowski
  • Publication number: 20200044097
    Abstract: The present invention relates to a voltage-controllable capacitor comprising a first electrode layer (4) composed of a non-ferroelectric material, said first electrode layer being applied on a substrate (6), a ferroelectric interlayer (3) having a thickness that is less than the thickness of the first electrode layer (4), and a second electrode layer (2) composed of a non-ferroelectric material. The ferroelectric interlayer (3) is arranged between the first electrode layer (4) and the second electrode layer (2).
    Type: Application
    Filed: August 2, 2019
    Publication date: February 6, 2020
    Applicant: FRAUNHOFER-GESELLSCHAFT ZUR FOERDERUNG DER ANGEWANDTEN FORSCHUNG E.V.
    Inventors: Thomas KAEMPFE, Patrick POLAKOWSKI, Konrad SEIDEL
  • Publication number: 20200043938
    Abstract: The present invention relates to an integrated electronic circuit comprising a first transistor (1) and a ferroelectric capacitor (2). The ferroelectric capacitor (2) comprises a first electrode layer composed of a non-ferroelectric material, a ferroelectric interlayer having a thickness that is less than the thickness of the first electrode layer, and a second electrode layer composed of a non-ferroelectric material, wherein the ferroelectric interlayer is arranged between the first electrode layer and the second electrode layer, and the first electrode layer is electrically conductively connected to a gate terminal of the first transistor (1).
    Type: Application
    Filed: August 2, 2019
    Publication date: February 6, 2020
    Applicant: FRAUNHOFER-GESELLSCHAFT ZUR FOERDERUNG DER ANGEWANDTEN FORSCHUNG E.V.
    Inventors: Konrad SEIDEL, Thomas KAEMPFE, Patrick POLAKOWSKI
  • Patent number: 9318315
    Abstract: The present disclosure provides integrated circuit elements and MIM/MIS capacitors having high capacitance and methods of forming according integrated circuit elements and integrated MIM/MIS capacitors and methods of controlling an integrated circuit element and an integrated MIM/MIS capacitor. In various aspects, a substrate is provided and a dielectric layer or insulating layer is formed over the substrate. Furthermore, an electrode layer is disposed over the dielectric layer or insulating layer. Herein, the dielectric layer or insulating layer is in an antiferroelectric phase. In various illustrative embodiments, the integrated circuit element may implement a MOSFET structure or a capacitor structure.
    Type: Grant
    Filed: February 10, 2014
    Date of Patent: April 19, 2016
    Assignee: GLOBALFOUNDRIES Inc.
    Inventors: Johannes Mueller, Dina H. Triyoso, Mark Gerard Nolan, Wenke Weinreich, Konrad Seidel, Patrick Polakowski
  • Publication number: 20150014813
    Abstract: The present disclosure provides integrated circuit elements and MIM/MIS capacitors having high capacitance and methods of forming according integrated circuit elements and integrated MIM/MIS capacitors and methods of controlling an integrated circuit element and an integrated MIM/MIS capacitor. In various aspects, a substrate is provided and a dielectric layer or insulating layer is formed over the substrate. Furthermore, an electrode layer is disposed over the dielectric layer or insulating layer. Herein, the dielectric layer or insulating layer is in an antiferroelectric phase. In various illustrative embodiments, the integrated circuit element may implement a MOSFET structure or a capacitor structure.
    Type: Application
    Filed: February 10, 2014
    Publication date: January 15, 2015
    Applicant: GLOBALFOUNDRIES Inc.
    Inventors: Johannes Mueller, Dina H. Triyoso, Mark Gerard Nolan, Wenke Weinreich, Konrad Seidel, Patrick Polakowski
  • Patent number: 7903480
    Abstract: An integrated circuit and a method for transferring data is provided. One embodiment provides a method for transferring data in an integrated circuit. The method includes driving a first line in accordance with data to be transferred. The data is transmitted from the first line to a second line based on a capacitive coupling.
    Type: Grant
    Filed: January 31, 2008
    Date of Patent: March 8, 2011
    Assignee: Qimonda AG
    Inventors: Konrad Seidel, Reinhard Ronneberger, Mario Wallisch
  • Patent number: 7864593
    Abstract: A method for classifying memory cells in an integrated circuit is provided, wherein the integrated circuit has a memory cell field including a plurality of memory cells. The method includes determining, for each subset of the memory cells of a plurality of subsets of the memory cells, a threshold voltage distribution; determining whether the determined threshold voltage distributions fulfill a threshold voltage criterion; and depending on whether the determined threshold voltage distributions fulfill the threshold voltage criterion, classifying at least some of the non-selected memory cells.
    Type: Grant
    Filed: April 12, 2007
    Date of Patent: January 4, 2011
    Assignee: Qimonda AG
    Inventors: Andreas Taeuber, Detlev Richter, Luca De Ambroggi, Konrad Seidel, Robert Petter, Marco Ziegelmayer