Patents by Inventor Kouassi Sebastien Kouassi

Kouassi Sebastien Kouassi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240145447
    Abstract: Single-chip solutions and related methods that result in much higher capacitance densities than is achievable with current on-chip solutions and which reduce consumption of planar area of a mounting structure. Embodiments of the present invention use vertical stacking to affix one or more discrete embeddable capacitors to an IC chip superstructure or base structure, and either sequentially or concurrently form electrical connections between the discrete embeddable capacitors and the IC chip. The inventive processes are compatible with CMOS fabrication temperatures for the IC chip while allowing use of capacitors that are fabricated using other processes that may involve much higher temperatures. The inventive processes allow connection of relatively large capacitances (e.g., ˜0.5 ?F-1 ?F) to an IC chip without increasing the 2-D footprint of the IC chip.
    Type: Application
    Filed: October 28, 2022
    Publication date: May 2, 2024
    Inventors: Shishir Ray, Anil Kumar, Sinan Goktepeli, Kouassi Sebastien Kouassi
  • Patent number: 10522393
    Abstract: Semiconductor devices and methods of forming thereof by post layer transfer fabrication of device isolation structures are described. A substrate with first and second major surfaces is provided. Circuit components may be formed on the first major surface of the substrate and a back-end-of-line (BEOL) dielectric layer is formed over the first major surface of the substrate which covers the circuit components. A single layer transfer is performed to expose the second major surface of the substrate for processing. The second major surface of the semiconductor substrate is processed to thin down the wafer, followed by a wafer thickness uniformity improvement process. One or more device isolation structures are formed through the semiconductor substrate from the second major surface of the semiconductor substrate.
    Type: Grant
    Filed: January 18, 2018
    Date of Patent: December 31, 2019
    Assignee: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventors: Kouassi Sebastien Kouassi, Raj Verma Purakh
  • Publication number: 20190221472
    Abstract: Semiconductor devices and methods of forming thereof by post layer transfer fabrication of device isolation structures are described. A substrate with first and second major surfaces is provided. Circuit components may be formed on the first major surface of the substrate and a back-end-of-line (BEOL) dielectric layer is formed over the first major surface of the substrate which covers the circuit components. A single layer transfer is performed to expose the second major surface of the substrate for processing. The second major surface of the semiconductor substrate is processed to thin down the wafer, followed by a wafer thickness uniformity improvement process. One or more device isolation structures are formed through the semiconductor substrate from the second major surface of the semiconductor substrate.
    Type: Application
    Filed: January 18, 2018
    Publication date: July 18, 2019
    Inventors: Kouassi Sebastien KOUASSI, Raj Verma PURAKH
  • Patent number: 9960115
    Abstract: Methods of forming a SOI PA and RF switch device having a thin BOX layer in the PA power cell region and a thick metal layer directly under the thin BOX layer and the resulting device are provided. Embodiments include providing a SOI structure having a substrate, BOX, device and metallization layers; bonding a handling layer to the metallization layer; removing the substrate; forming a passivation oxide layer over the BOX; forming first and second trenches through the passivation, BOX, and device layers down to the metallization layer; forming a third trench through the passivation layer and a portion of the BOX above a PA power cell region of the SOI structure, a thin portion of the BOX remaining; forming a first backside contact in the first trench; and forming a second backside contact in the second and third trenches and over a portion of the passivation oxide layer.
    Type: Grant
    Filed: July 3, 2017
    Date of Patent: May 1, 2018
    Assignee: GLOBALFOUNDRIES SINGAPORE PTE. LTD.
    Inventors: Rui Tze Toh, Shyam Parthasarathy, Shaoqiang Zhang, Kouassi Sebastien Kouassi, Bo Yu, Raj Verma Purakh