Patents by Inventor Koungmin Ryu
Koungmin Ryu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 12284821Abstract: A semiconductor device includes an active region extending on a substrate in a first direction, a gate structure including a gate electrode extending on the substrate in a second direction and traversing the active region, a spacer structure extending on opposing sidewalls of the gate electrode in the second direction, and a capping layer on the gate electrode and the spacer structure, a source/drain region on the active region adjacent the gate structure, and a first contact plug connected to the source/drain region and a second contact plug connected to the gate structure. The capping layer includes a lower capping layer and an upper capping layer on the lower capping layer, and the second contact plug penetrates through the capping layer, is connected to the gate electrode and includes a convex sidewall penetrating into the upper capping layer.Type: GrantFiled: June 27, 2022Date of Patent: April 22, 2025Assignee: Samsung Electronics Co., Ltd.Inventors: Junghwan Chun, Hongsik Shin, Koungmin Ryu, Bongkwan Baek, Jongmin Baek
-
Patent number: 12237385Abstract: A semiconductor device includes a gate structure disposed on a substrate; a source and drain layer disposed on the substrate adjacent the gate structure; a first contact plug disposed on the source and drain layer, an insulation pattern structure disposed on the first contact plug, the insulation pattern structure including insulation patterns having different carbon concentrations; and a second contact plug disposed on the gate structure.Type: GrantFiled: April 4, 2022Date of Patent: February 25, 2025Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Bongkwan Baek, Junghwan Chun, Jongmin Baek, Koungmin Ryu
-
Patent number: 12230685Abstract: A semiconductor device includes active fins extending in a first direction on a substrate; an isolation insulating layer covering a portion of side surfaces of the active fins; channel layers stacked vertically and spaced apart on the active fins; a gate pattern in a second direction across the active fins and the channel layers; and spacer layers across the active fins in the second direction on both sides of the gate pattern. At least one spacer layer extends downwardly along a side surface of the gate pattern such that a lower surface thereof contacts the isolation insulating layer. The lower surface of the spacer layer is higher than a level of upper surfaces of the active fins. The gate pattern has a lower surface contacting the isolation insulating layer. The lower surface of the gate pattern is lower than a level of the upper surfaces of the active fins.Type: GrantFiled: January 31, 2022Date of Patent: February 18, 2025Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Sungsoo Kim, Sunhye Lee, Donghyun Roh, Koungmin Ryu, Jongmin Baek
-
Publication number: 20240339377Abstract: A semiconductor device includes an active region extending on a substrate in a first direction; a device isolation layer on the active region; a source/drain region on the active region; an interlayer insulating layer on the source/drain region; a stopper layer on the interlayer insulating layer; a contact structure passing through the interlayer insulating layer and the stopper layer and electrically connected to the source/drain region; and a conductive through-structure passing through the device isolation layer and the interlayer insulating layer from a lower surface of the substrate, and extending in a third direction, to contact a lower surface of the contact structure and the stopper layer, wherein the stopper layer is in contact with a portion of a side surface of the contact structure, and a lower surface of the stopper layer is lower than an upper surface of the contact structure relative to the substrate.Type: ApplicationFiled: September 8, 2023Publication date: October 10, 2024Inventors: Junghwan Chun, Minjae Kang, Koungmin Ryu, Jongmin Baek, Deokyoung Jung
-
Publication number: 20240312903Abstract: Provided is a semiconductor device, the semiconductor device, including: a plurality of fin-type active patterns extending in a first direction on a substrate; a gate structure extending in a second direction, and crossing the plurality of fin-type active patterns; a plurality of separation structures extending in the second direction; source/drain regions disposed on the plurality of fin-type active patterns on both sides of the gate structure; an interlayer insulating layer covering the source/drain regions on the substrate; a contact structure connected to at least one of the source/drain regions; a buried conductive structure electrically connected to the contact structure in the interlayer insulating layer, and having a first width defined by a distance between adjacent separation structures among the plurality of separation structures; and a power transmission structure extending from the second surface toward the first surface of the substrate, and connected to the buried conductive structure.Type: ApplicationFiled: March 8, 2024Publication date: September 19, 2024Inventors: Sangkoo Kang, Wookyung You, Koungmin Ryu, Hoonseok Seo, Woojin Lee
-
Patent number: 12094941Abstract: A semiconductor device includes a gate structure including a gate electrode, a gate spacer layer on a side surface of the gate electrode, and a gate capping layer on the gate electrode. Moreover, the semiconductor device includes a source/drain region on at least one side of the gate structure, a contact plug on the source/drain region, and first and second insulating films between the contact plug and the gate structure and defining an air gap. The first insulating film includes a first surface, and a second surface extending from the first surface while forming a first angle. The second insulating film includes a third surface forming a second angle with the first surface of the first insulating film. The second angle is an acute angle narrower than the first angle. The air gap is defined by the first surface, the second surface, and the third surface.Type: GrantFiled: April 4, 2022Date of Patent: September 17, 2024Assignee: Samsung Electronics Co., Ltd.Inventors: Seunggwang Kim, Sangkoo Kang, Donghyun Roh, Koungmin Ryu
-
Publication number: 20240234250Abstract: An integrated circuit (IC) device includes a substrate, a pair of fin-type active regions protruding from the substrate to define a trench region on the substrate, the fin-type active regions extending in a first lateral direction, a pair of source/drain regions on the fin-type active regions, respectively, a device isolation film in the trench region, the device isolation film apart from the substrate in a vertical direction, an etch stop structure filling at least a portion of the trench region between the substrate and the device isolation film, a via power rail between the pair of fin-type active regions and between the pair of source/drain regions, the via power rail passing through at least a portion of the etch stop structure, and a backside power rail passing through the substrate, the backside power rail in contact with one end of the via power rail.Type: ApplicationFiled: May 19, 2023Publication date: July 11, 2024Applicant: Samsung Electronics Co., Ltd.Inventors: Sangkoo KANG, Wookyung YOU, Minjae KANG, Koungmin RYU, Hoonseok SEO, Woojin LEE, Junchae LEE
-
Publication number: 20240234253Abstract: A semiconductor device includes: a device structure including a first semiconductor substrate and having an active pattern extending in first direction, a conductive through-via electrically connected to a front wiring layer and penetrating through the first semiconductor substrate, wherein the first semiconductor substrate has a non-planarized lower surface in which a peripheral region around the conductive through-via curves downward, a first bonding structure having a planarized insulating layer disposed on the second surface of the first semiconductor substrate and having a planarized upper surface.Type: ApplicationFiled: December 28, 2023Publication date: July 11, 2024Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Wookyung YOU, Yeonggil KIM, Sangkoo KANG, Minjae KANG, Koungmin RYU, Hoonseok SEO, Woojin LEE
-
Publication number: 20240136254Abstract: An integrated circuit (IC) device includes a substrate, a pair of fin-type active regions protruding from the substrate to define a trench region on the substrate, the fin-type active regions extending in a first lateral direction, a pair of source/drain regions on the fin-type active regions, respectively, a device isolation film in the trench region, the device isolation film apart from the substrate in a vertical direction, an etch stop structure filling at least a portion of the trench region between the substrate and the device isolation film, a via power rail between the pair of fin-type active regions and between the pair of source/drain regions, the via power rail passing through at least a portion of the etch stop structure, and a backside power rail passing through the substrate, the backside power rail in contact with one end of the via power rail.Type: ApplicationFiled: May 18, 2023Publication date: April 25, 2024Applicant: Samsung Electronics Co., Ltd.Inventors: Sangkoo KANG, Wookyung YOU, Minjae KANG, Koungmin RYU, Hoonseok SEO, Woojin LEE, Junchae LEE
-
Publication number: 20240085812Abstract: A substrate processing apparatus includes a chamber having an internal space configured to process a substrate loaded therein; a light source configured to emit light on the substrate to harden a photoresist pattern coated on the substrate; and a transparent division part provided between the substrate and the light source, wherein the transparent division part divides the chamber into a first space, in which the light source is provided, and a second space, in which the substrate is provided.Type: ApplicationFiled: August 4, 2023Publication date: March 14, 2024Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Kyuhee Han, Koungmin Ryu, Kyeongbeom Park, Jongmin Baek, Wookyung You, Woojin Lee, Juhee Lee
-
Publication number: 20230378068Abstract: A semiconductor device may include PMOSFET and NMOSFET regions spaced apart from each other on a substrate, first and second active patterns provided on the PMOSFET and NMOSFET regions, respectively, a first channel pattern on the first active pattern, a source/drain pattern electrically connected to the first channel pattern, an active contact electrically connected to the source/drain pattern, the active contact including a first conductive pattern and a first barrier pattern enclosing a portion of a side surface and a bottom surface of the first conductive pattern, a gate electrode extending in a direction crossing the first channel pattern, a gate contact electrically connected to the gate electrode, an air gap provided on the first barrier pattern and between the gate contact and the first conductive pattern, and a lower via provided on the active contact. The lower via may be adjacent to the air gap.Type: ApplicationFiled: January 19, 2023Publication date: November 23, 2023Inventors: JUNGHOO SHIN, SANGHYUN LEE, KOUNGMIN RYU, JONGMIN BAEK, KYUNGYUB JEON, KYU-HEE HAN
-
Publication number: 20230080850Abstract: A semiconductor device includes a gate structure including a gate electrode, a gate spacer layer on a side surface of the gate electrode, and a gate capping layer on the gate electrode. Moreover, the semiconductor device includes a source/drain region on at least one side of the gate structure, a contact plug on the source/drain region, and first and second insulating films between the contact plug and the gate structure and defining an air gap. The first insulating film includes a first surface, and a second surface extending from the first surface while forming a first angle. The second insulating film includes a third surface forming a second angle with the first surface of the first insulating film. The second angle is an acute angle narrower than the first angle. The air gap is defined by the first surface, the second surface, and the third surface.Type: ApplicationFiled: April 4, 2022Publication date: March 16, 2023Inventors: Seunggwang Kim, Sangkoo Kang, Donghyun Roh, Koungmin Ryu
-
Publication number: 20230072817Abstract: A semiconductor device includes an active region extending on a substrate in a first direction, a gate structure including a gate electrode extending on the substrate in a second direction and traversing the active region, a spacer structure extending on opposing sidewalls of the gate electrode in the second direction, and a capping layer on the gate electrode and the spacer structure, a source/drain region on the active region adjacent the gate structure, and a first contact plug connected to the source/drain region and a second contact plug connected to the gate structure. The capping layer includes a lower capping layer and an upper capping layer on the lower capping layer, and the second contact plug penetrates through the capping layer, is connected to the gate electrode and includes a convex sidewall penetrating into the upper capping layer.Type: ApplicationFiled: June 27, 2022Publication date: March 9, 2023Inventors: JUNGHWAN CHUN, HONGSIK SHIN, KOUNGMIN RYU, BONGKWAN BAEK, JONGMIN BAEK
-
Publication number: 20230059177Abstract: A semiconductor device including a first conductive layer on a substrate, a second conductive layer on the first conductive layer, a contact structure between the first and second conductive layers, and a barrier structure surrounding a lower region of a side surface of the second conductive layer, wherein the contact structure includes a contact conductive layer having a first upper surface portion and a second upper surface extending from the first upper surface portion and being concave, and a gap-fill pattern fills a space between the second upper surface portion and the second conductive layer and includes a first gap-fill insulating layer including a metal element and a second gap-fill insulating layer including a silicon element, and the barrier structure includes a first etch stop layer and a barrier layer that include same materials as the first insulating material and the second insulating material, respectively, may be provided.Type: ApplicationFiled: April 14, 2022Publication date: February 23, 2023Applicant: Samsung Electronics Co., Ltd.Inventors: Sangshin JANG, Wookyung YOU, Sangkoo KANG, Donghyun ROH, Koungmin RYU, Jongmin BAEK
-
Publication number: 20230036104Abstract: A semiconductor device includes a gate structure disposed on a substrate; a source and drain layer disposed on the substrate adjacent the gate structure; a first contact plug disposed on the source and drain layer; an insulation pattern structure disposed on the first contact plug, the insulation pattern structure including insulation patterns having different carbon concentrations; and a second contact plug disposed on the gate structure.Type: ApplicationFiled: April 4, 2022Publication date: February 2, 2023Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Bongkwan BAEK, Junghwan CHUN, Jongmin BAEK, Koungmin RYU
-
Publication number: 20220367453Abstract: A semiconductor device includes active fins extending in a first direction on a substrate; an isolation insulating layer covering a portion of side surfaces of the active fins; channel layers stacked vertically and spaced apart on the active fins; a gate pattern in a second direction across the active fins and the channel layers; and spacer layers across the active fins in the second direction on both sides of the gate pattern. At least one spacer layer extends downwardly along a side surface of the gate pattern such that a lower surface thereof contacts the isolation insulating layer. The lower surface of the spacer layer is higher than a level of upper surfaces of the active fins. The gate pattern has a lower surface contacting the isolation insulating layer. The lower surface of the gate pattern is lower than a level of the upper surfaces of the active fins.Type: ApplicationFiled: January 31, 2022Publication date: November 17, 2022Applicant: SAMSUNG ELECTRONICS CO., LTD.Inventors: Sungsoo Kim, Sunhye Lee, Donghyun Roh, Koungmin Ryu, Jongmin Baek
-
Patent number: 10840331Abstract: A semiconductor device includes active patterns protruding from a substrate and an insulation structure surrounding lower portions of the active patterns. The insulation structure includes an insulation layer conforming to a top surface of the substrate and to sidewalls of the active patterns and a buried insulation pattern on the insulation layer.Type: GrantFiled: April 17, 2018Date of Patent: November 17, 2020Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Guyoung Cho, Dae-Young Kwak, Shinhye Kim, Koungmin Ryu, Sangjin Hyun
-
Patent number: 10332780Abstract: A semiconductor device includes a substrate having a first active pattern and a second active pattern, the first active pattern including a first recess region dividing an upper portion thereof into a first portion and a second portion, the second active pattern including a second recess region dividing an upper portion thereof into a first portion and a second portion, a first insulating pattern covering an inner sidewall of the first recess region, and a second insulating pattern covering an inner sidewall of the second recess region. The first insulating pattern and the second insulating pattern include the same insulating material, and a volume fraction of the first insulating pattern with respect to a volume of the first recess region is smaller than a volume fraction of the second insulating pattern with respect to a volume of the second recess region.Type: GrantFiled: December 1, 2017Date of Patent: June 25, 2019Assignee: SAMSUNG ELECTRONICS CO., LTD.Inventors: Sunki Min, Songe Kim, Koungmin Ryu, Je-Min Yoo
-
Publication number: 20190058035Abstract: A semiconductor device includes active patterns protruding from a substrate and an insulation structure surrounding lower portions of the active patterns. The insulation structure includes an insulation layer conforming to a top surface of the substrate and to sidewalls of the active patterns and a buried insulation pattern on the insulation layer.Type: ApplicationFiled: April 17, 2018Publication date: February 21, 2019Inventors: Guyoung Cho, Dae-Young Kwak, Shinhye Kim, Koungmin Ryu, Sangjin Hyun
-
Publication number: 20180204762Abstract: A semiconductor device includes a substrate having a first active pattern and a second active pattern, the first active pattern including a first recess region dividing an upper portion thereof into a first portion and a second portion, the second active pattern including a second recess region dividing an upper portion thereof into a first portion and a second portion, a first insulating pattern covering an inner sidewall of the first recess region, and a second insulating pattern covering an inner sidewall of the second recess region. The first insulating pattern and the second insulating pattern include the same insulating material, and a volume fraction of the first insulating pattern with respect to a volume of the first recess region is smaller than a volume fraction of the second insulating pattern with respect to a volume of the second recess region.Type: ApplicationFiled: December 1, 2017Publication date: July 19, 2018Inventors: Sunki MIN, Songe KIM, Koungmin RYU, Je-Min YOO