Patents by Inventor Krishnasamy Rajendran

Krishnasamy Rajendran has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6284606
    Abstract: A process for forming a groove in a semiconductor substrate, to be used to fabricate grooved gate, MOSFET devices, has been developed. The process features the use of an insulator mask, used as an etch mask for definition of the groove feature in the semiconductor substrate. A selective, anisotropic RIE procedure, using an etchant with a specific etch rate ratio of silicon, (semiconductor substrate), to silicon oxide, (insulator mask), is used to establish the desired groove depth, in the semiconductor substrate. The combination of a specific thickness of insulator shape, and a specific etch rate ratio for the selective, anisotropic RIE procedure, allows the desired depth of the groove to be established when the insulator shape is completely removed from the top surface of the semiconductor substrate.
    Type: Grant
    Filed: January 18, 2000
    Date of Patent: September 4, 2001
    Assignee: Chartered Semiconductor Manufacturing LTD
    Inventors: Ganesh S. Samudra, Krishnasamy Rajendran, Chi Kwan Lau, Mei Sheng Zhou