Patents by Inventor Ku-Feng Yang

Ku-Feng Yang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100140767
    Abstract: A method of forming integrated circuits includes laminating a patterned film including an opening onto a wafer, wherein a bottom die in the wafer is exposed through the opening. A top die is placed into the opening. The top die fits into the opening with substantially no gap between the patterned film and the top die. The top die is then bonded onto the bottom die, followed by curing the patterned film.
    Type: Application
    Filed: December 5, 2008
    Publication date: June 10, 2010
    Inventors: Weng-Jin Wu, Hung-Jung Tu, Ku-Feng Yang, Jung-Chih Hu, Wen-Chih Chiou
  • Publication number: 20100117226
    Abstract: A method for fabricating stacked wafers is provided. In one embodiment, the method comprises providing a wafer having a chip side and a non-chip side, the chip side comprising a plurality of semiconductor chips. A plurality of dies is provided, each of the die bonded to one of the plurality of semiconductor chips. The chip side of the wafer and the plurality of dies are encapsulated with a protecting material. The non-chip side of the wafer is thinned to an intended thickness. The wafer is then diced to separate the wafer into individual semiconductor packages.
    Type: Application
    Filed: November 7, 2008
    Publication date: May 13, 2010
    Inventors: Ku-Feng YANG, Wen-Chih Chiou, Weng-Jin Wu, Hung-Jung Tu
  • Publication number: 20100062693
    Abstract: A method and apparatus for removing a metal or conductive film from over a surface of a semiconductor wafer provides a two step process carried out within a single wafer processing apparatus. A first step is a wet chemical or mechanical removal process that removes an upper portion of the film at a high removal rate and is followed by a second step of a lower removal rate, the second step being CMP, chemical mechanical polishing.
    Type: Application
    Filed: September 5, 2008
    Publication date: March 11, 2010
    Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Chen-Hua Yu, Wen-Chih Chiou, Weng-Jin Wu, Ku-Feng Yang, Jung-Chih Hu
  • Publication number: 20100009518
    Abstract: A method for singulating semiconductor wafers is disclosed. A preferred embodiment comprises forming scrub lines on one side of the wafer and filling the scrub lines with a temporary fill material. The wafer is then thinned by removing material from the opposite side of the wafer from the scrub lines, thereby exposing the temporary fill material on the opposite side. The temporary fill material is then removed, and the individual die are removed from the wafer.
    Type: Application
    Filed: July 10, 2008
    Publication date: January 14, 2010
    Inventors: Weng-Jin Wu, Ku-Feng Yang, Jung-Chih Hu, Wen-Chih Chiou, Chen-Hua Yu
  • Publication number: 20090311829
    Abstract: An integrated circuit structure includes a bottom semiconductor chip; a top die bonded onto the bottom semiconductor chip; a protecting material encircling the bottom die and on the bottom semiconductor chip; and a planar dielectric layer over the top die and the protecting material. The protecting material has a top surface leveled with a top surface of the top die.
    Type: Application
    Filed: June 17, 2008
    Publication date: December 17, 2009
    Inventors: Ku-Feng Yang, Wen-Chih Chiou, Weng-Jin Wu, Ming-Chung Sung
  • Publication number: 20090227047
    Abstract: A method is provided for controlling substrate thickness. At least one etchant is dispensed from at least one dispenser to a plurality of different locations on a surface of a spinning substrate to perform etching. A thickness of the spinning substrate is monitored at the plurality of locations, so that the thickness of the substrate is monitored at each individual location while dispensing the etchant at that location. A respective amount of etching performed at each individual location is controlled, based on the respective monitored thickness at that location.
    Type: Application
    Filed: March 6, 2008
    Publication date: September 10, 2009
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Ku-Feng Yang, Wen-Chih Chiou, Weng-Jin Wu, Kewei Zuo
  • Publication number: 20090008794
    Abstract: A wafer thinning system and method are disclosed that includes grinding away substrate material from a backside of a semiconductor device. A current change is detected in a grinding device responsive to exposure of a first set of device structures through the substrate material, where the grinding is stopped in response to the detected current change. Polishing repairs the surface and continues to remove an additional amount of the substrate material. Exposure of one or more additional sets of device structures through the substrate material is monitored to determine the additional amount of substrate material to remove, where the additional sets of device structures are located in the semiconductor device at a known depth different than the first set.
    Type: Application
    Filed: July 3, 2007
    Publication date: January 8, 2009
    Inventors: Weng-Jin Wu, Ku-Feng Yang, Hung-Pin Chang, Wen-Chih Chiou, Chen-Hua Yu
  • Publication number: 20080268614
    Abstract: A method for providing a stacked wafer configuration is provided. The method includes bonding a first wafer to a second wafer. A filler material is applied in a gap formed along edges of the first wafer and the second wafer. The filler material provides support along the edges during a thinning and transportation process to help reduce cracking or chipping. The filler material may be cured to reduce any bubbling that may have occurred while applying the filler material. Thereafter, the second wafer may be thinned by grinding, plasma etching, wet etching, or the like. In some embodiments of the present invention, this process may be repeated multiple times to create a stacked wafer configuration having three or more stacked wafers.
    Type: Application
    Filed: April 25, 2007
    Publication date: October 30, 2008
    Inventors: Ku-Feng Yang, Weng-Jin Wu, Wen-Chih Chiou, Chen-Hua Yu
  • Publication number: 20080142990
    Abstract: A semiconductor structure includes a first die comprising a first substrate and a first bonding pad over the first substrate, a second die having a first surface and a second surface opposite the first surface, wherein the second die is stacked on the first die and a protection layer having a vertical portion on a sidewall of the second die, and a horizontal portion extending over the first die.
    Type: Application
    Filed: December 19, 2006
    Publication date: June 19, 2008
    Inventors: Chen-Hua Yu, Wen-Chih Chiou, Weng-Jin Wu, Hung-Jung Tu, Ku-Feng Yang