Patents by Inventor Kuen-Huang Chen

Kuen-Huang Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7091623
    Abstract: A multi-chip semiconductor package and a fabrication method thereof are provided. A substrate having an upper surface and a lower surface is prepared. At least a first chip is mounted on the upper surface of the substrate. A non-conductive material is applied over predetermined area on the first chip and the upper surface of the substrate. At least a second chip is mounted on the non-conductive material, and formed with at least a suspending portion free of interference in position with the first chip, wherein the non-conductive material is dimensioned in surface area at least corresponding to the second chip, so as to allow the suspending portion to be supported on the non-conductive material. With the second chip being completely supported on the non-conductive material without causing a conventional chip-crack problem, structural intactness and reliability can be effectively assured for fabricated package products.
    Type: Grant
    Filed: November 2, 2004
    Date of Patent: August 15, 2006
    Assignee: UltraTera Corporation
    Inventors: Shiann-Tsong Tsai, Yu-Ming Hsu, Wen-Lung Wu, Kuen-Huang Chen, Wen-Sheng Su, Chin-Hsing Lin
  • Patent number: 6879030
    Abstract: A strengthened window-type semiconductor package is provided. A substrate having an opening is mounted with at least a chip in a manner that, an active surface of the chip covers and partly exposed to the opening, and electrically connected to the substrate by bonding wires formed through the opening. An elastic non-conductive material is applied over the chip exclusive of the active surface. An upper encapsulant is formed to encapsulate the chip and the non-conductive material, and a lower encapsulant is formed to encapsulate the bonding wires and seal the opening. With provision of the non-conductive material for encapsulating the chip before forming the upper encapsulant, the chip can be prevented from cracking particularly at corner and edge positions that encounter relatively greater thermal stress during subsequent fabrication processes such as curing of the upper encapsulant and thermal cycles.
    Type: Grant
    Filed: September 30, 2002
    Date of Patent: April 12, 2005
    Assignee: Ultratera Corporation
    Inventors: Shiann-Tsong Tsai, Yu-Ming Hsu, Wen-Lung Wu, Kuen-Huang Chen, Wen-Sheng Su, Chin-Hsing Lin
  • Publication number: 20050064631
    Abstract: A multi-chip semiconductor package and a fabrication method thereof are provided. A substrate having an upper surface and a lower surface is prepared. At least a first chip is mounted on the upper surface of the substrate. A non-conductive material is applied over predetermined area on the first chip and the upper surface of the substrate. At least a second chip is mounted on the non-conductive material, and formed with at least a suspending portion free of interference in position with the first chip, wherein the non-conductive material is dimensioned in surface area at least corresponding to the second chip, so as to allow the suspending portion to be supported on the non-conductive material. With the second chip being completely supported on the non-conductive material without causing a conventional chip-crack problem, structural intactness and reliability can be effectively assured for fabricated package products.
    Type: Application
    Filed: November 2, 2004
    Publication date: March 24, 2005
    Inventors: Shiann-Tsong Tsai, Yu-Ming Hsu, Wen-Lung Wu, Kuen-Huang Chen, Wen-Sheng Su, Chin-Hsing Lin
  • Patent number: 6825064
    Abstract: A multi-chip semiconductor package and a fabrication method thereof are provided. A substrate having an upper surface and a lower surface is prepared. At least a first chip is mounted on the upper surface of the substrate. A non-conductive material is applied over predetermined area on the first chip and the upper surface of the substrate. At least a second chip is mounted on the non-conductive material, and formed with at least a suspending portion free of interference in position with the first chip, wherein the non-conductive material is dimensioned in surface area at least corresponding to the second chip, so as to allow the suspending portion to be supported on the non-conductive material. With the second chip being completely supported on the non-conductive material without causing a conventional chip-crack problem, structural intactness and reliability can be effectively assured for fabricated-package products.
    Type: Grant
    Filed: September 30, 2002
    Date of Patent: November 30, 2004
    Assignee: UltraTera Corporation
    Inventors: Shiann-Tsong Tsai, Yu-Ming Hsu, Wen-Lung Wu, Kuen-Huang Chen, Wen-Sheng Su, Chin-Hsing Lin
  • Publication number: 20040061146
    Abstract: A multi-chip semiconductor package and a fabrication method thereof are provided. A substrate having an upper surface and a lower surface is prepared. At least a first chip is mounted on the upper surface of the substrate. A non-conductive material is applied over predetermined area on the first chip and the upper surface of the substrate. At least a second chip is mounted on the non-conductive material, and formed with at least a suspending portion free of interference in position with the first chip, wherein the non-conductive material is dimensioned in surface area at least corresponding to the second chip, so as to allow the suspending portion to be supported on the non-conductive material. With the second chip being completely supported on the non-conductive material without causing a conventional chip-crack problem, structural intactness and reliability can be effectively assured for fabricated-package products.
    Type: Application
    Filed: September 30, 2002
    Publication date: April 1, 2004
    Inventors: Shiann-Tsong Tsai, Yu-Ming Hsu, Wen-Lung Wu, Kuen-Huang Chen, Wen-Sheng Su, Chin-Hsing Lin
  • Publication number: 20040061209
    Abstract: A strengthened window-type semiconductor package is provided. A substrate having an opening is mounted with at least a chip in a manner that, an active surface of the chip covers and partly exposed to the opening, and electrically connected to the substrate by bonding wires formed through the opening. An elastic non-conductive material is applied over the chip exclusive of the active surface. An upper encapsulant is formed to encapsulate the chip and the non-conductive material, and a lower encapsulant is formed to encapsulate the bonding wires and seal the opening. With provision of the non-conductive material for encapsulating the chip before forming the upper encapsulant, the chip can be prevented from cracking particularly at corner and edge positions that encounter relatively greater thermal stress during subsequent fabrication processes such as curing of the upper encapsulant and thermal cycles.
    Type: Application
    Filed: September 30, 2002
    Publication date: April 1, 2004
    Inventors: Shiann-Tsong Tsai, Yu-Ming Hsu, Wen-Lung Wu, Kuen-Huang Chen, Wen-Sheng Su, Chin-Hsing Lin