Patents by Inventor Kuo-Jung Peng

Kuo-Jung Peng has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9013204
    Abstract: A test system is provided. A printed circuit board (PCB) includes a plurality of traces and at least one test point. A central processing unit (CPU) socket including a plurality of first pins and a memory module slot including a plurality of second pins are disposed on the PCB. Each of the second pins is coupled to the corresponding first pin of the CPU socket via the corresponding trace. A CPU interposer board is inserted into the CPU socket, and a memory interposer board is inserted into the memory module slot. The traces form a test loop via the CPU interposer board and the memory interposer board. When an automatic test equipment (ATE) provides a test signal to the test loop via the test point, the ATE determines whether the test loop is normal according to a reflectometry result of the test signal.
    Type: Grant
    Filed: August 3, 2012
    Date of Patent: April 21, 2015
    Assignee: Wistron Corp.
    Inventors: Kuan-Lin Liu, Kuo-Jung Peng
  • Publication number: 20130181737
    Abstract: A test system is provided. A printed circuit board (PCB) includes a plurality of traces and at least one test point. A central processing unit (CPU) socket including a plurality of first pins and a memory module slot including a plurality of second pins are disposed on the PCB. Each of the second pins is coupled to the corresponding first pin of the CPU socket via the corresponding trace. A CPU interposer board is inserted into the CPU socket, and a memory interposer board is inserted into the memory module slot. The traces form a test loop via the CPU interposer board and the memory interposer board. When an automatic test equipment (ATE) provides a test signal to the test loop via the test point, the ATE determines whether the test loop is normal according to a reflectometry result of the test signal.
    Type: Application
    Filed: August 3, 2012
    Publication date: July 18, 2013
    Applicant: WISTRON CORP.
    Inventors: Kuan-Lin Liu, Kuo-Jung Peng
  • Patent number: 7246257
    Abstract: A computer system unaffected by memory module instability. The computer system writes data to a plurality of memory modules. If non-recoverable errors occur in one memory module or the number of errors in one memory module reaches a preset value, the computer system reads data from another memory module. Also, a method of controlling the memory modules is disclosed.
    Type: Grant
    Filed: February 18, 2004
    Date of Patent: July 17, 2007
    Assignee: Wistron Corporation
    Inventors: Chun-Yi Lai, Fu-Yuan Tai, Pao-Chi Sun, Kuo-Jung Peng, Fan-Chen Chang, Hong-Chi Lin, Yuan-Hao Chang
  • Publication number: 20040205384
    Abstract: A computer system unaffected by memory module instability. The computer system writes data to a plurality of memory modules. If non-recoverable errors occur in one memory module or the number of errors in one memory module reaches a preset value, the computer system reads data from another memory module. Also, a method of controlling the memory modules is disclosed.
    Type: Application
    Filed: February 18, 2004
    Publication date: October 14, 2004
    Inventors: Chun-Yi Lai, Fu-Yuan Tai, Pao-Chi Sun, Kuo-Jung Peng, Fan-Chen Chang, Hong-Chi Lin, Yuan-Hao Chang