Patents by Inventor Kuok Ling

Kuok Ling has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6894552
    Abstract: A differential delay cell is disclosed. The delay cell includes a voltage bus and a differential pair of MOS transistors having respective source terminals coupled to define a current node, and respective drain terminal outputs that cooperate to form a differential output. A current source is disposed at the current node while a differential diode-connected load is disposed between the differential pair and the voltage bus. The differential diode-connected load comprises at least one n-channel MOS transistor configured as a diode.
    Type: Grant
    Filed: February 28, 2003
    Date of Patent: May 17, 2005
    Assignee: Teradyne, Inc.
    Inventors: Cosmin Iorga, Alan Hussey, Kuok Ling
  • Patent number: 6819155
    Abstract: A duty cycle correction circuit for changing the duty cycle for a differential periodic signal is disclosed. The duty cycle correction circuit includes input circuitry for receiving a first differential signal. The differential signal exhibits a first signal component and a complement signal component, each of the components having initial high and low signal levels and respective first and second DC bias levels. The input circuitry includes a differential output having a first path for propagating the first signal component and a second path for propagating the complement signal component. Programmable load circuitry couples to the differential output and includes a programmable input. The load circuitry operates to programmably vary the DC bias level of at least one of the signal components. A differential gain amplifier is coupled to the first differential output and disposed downstream of the load circuitry.
    Type: Grant
    Filed: June 23, 2003
    Date of Patent: November 16, 2004
    Assignee: Teradyne, Inc.
    Inventors: Kuok Ling, Martin Kulas
  • Publication number: 20040169540
    Abstract: A differential delay cell is disclosed. The delay cell includes a voltage bus and a differential pair of MOS transistors having respective source terminals coupled to define a current node, and respective drain terminal outputs that cooperate to form a differential output. A current source is disposed at the current node while a differential diode-connected load is disposed between the differential pair and the voltage bus. The differential diode-connected load comprises at least one n-channel MOS transistor configured as a diode.
    Type: Application
    Filed: February 28, 2003
    Publication date: September 2, 2004
    Inventors: Cosmin Iorga, Alan Hussey, Kuok Ling
  • Patent number: 6686787
    Abstract: A differential D flip-flop is disclosed including respective master and slave cells. The master cell comprises a first data set circuit and a first data store circuit. The data set circuit has a first differential input and a first differential output. The first data store circuit couples to the output of the first data set circuit. The cell further includes a differential clock circuit and a differential reset circuit. The clock circuit having complementary clock inputs to alternately set and store data in the data set and data store circuits. The differential reset circuit ties to the differential output and is operative in response to a reset signal to force the differential output to a predetermined logic level. The differential reset circuit includes matched complementary reset drivers to exhibit like capacitances. The slave cell is formed substantially similar to the master cell, and includes a second differential input coupled to the first differential output of the master cell.
    Type: Grant
    Filed: February 28, 2002
    Date of Patent: February 3, 2004
    Inventor: Kuok Ling
  • Publication number: 20030160644
    Abstract: A differential D flip-flop is disclosed including respective master and slave cells. The master cell comprises a first data set circuit and a first data store circuit. The data set circuit has a first differential input and a first differential output. The first data store circuit couples to the output of the first data set circuit. The cell further includes a differential clock circuit and a differential reset circuit. The clock circuit having complementary clock inputs to alternately set and store data in the data set and data store circuits. The differential reset circuit ties to the differential output and is operative in response to a reset signal to force the differential output to a predetermined logic level. The differential reset circuit includes matched complementary reset drivers to exhibit like capacitances. The slave cell is formed substantially similar to the master cell, and includes a second differential input coupled to the first differential output of the master cell.
    Type: Application
    Filed: February 28, 2002
    Publication date: August 28, 2003
    Inventor: Kuok Ling
  • Patent number: 6501314
    Abstract: A differential D flip-flop is disclosed including respective master and slave cells. The master cell comprises a first data set circuit and a first data store circuit. The data set circuit has a first differential input and a first differential output. The first data store circuit couples to the output of the first data set circuit. The cell further includes a differential clock circuit and a first current source for generating a fixed bias current in the master cell. The clock circuit having complementary clock inputs to alternatingly set and store data in the data set and data store circuits. The slave cell is formed substantially similar to the master cell, and includes a second differential input coupled to the first differential output of the master cell.
    Type: Grant
    Filed: March 6, 2002
    Date of Patent: December 31, 2002
    Assignee: Teradyne, Inc.
    Inventor: Kuok Ling