Patents by Inventor Kwang-II Park

Kwang-II Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240086603
    Abstract: A method of reinforcement learning of a neural network device for generating a verification vector for verifying a circuit design comprising a circuit block includes inputting a test vector to the circuit block, generating one or more rewards based on a coverage corresponding to the test vector, the coverage being determined based on a state transition of the circuit block based on the test vector, and applying the one or more rewards to a reinforcement learning.
    Type: Application
    Filed: November 16, 2023
    Publication date: March 14, 2024
    Applicant: SAMSUNG ELECTRONICS CO, LTD.
    Inventors: In HUH, Jeong-hoon KO, Hyo-jin CHOI, Seung-ju KIM, Chang-wook JEONG, Joon-wan CHAI, Kwang-II PARK, Youn-sik PARK, Hyun-sun PARK, Young-min OH, Jun-haeng LEE, Tae-ho LEE
  • Publication number: 20190043839
    Abstract: In one example embodiment, a semiconductor system includes a first chip configured to generate first temperature information of the first chip, the first temperature information being based on at least one temperature measurement using at least one first temperature sensor. The semiconductor system further includes a second chip including a second temperature sensor configured to be controlled based on at least the first temperature information.
    Type: Application
    Filed: October 4, 2018
    Publication date: February 7, 2019
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Ki Hun YU, Tae Young OH, Nam Jong KIM, Kwang II PARK, Chul Sung PARK
  • Publication number: 20170365361
    Abstract: A semiconductor memory device includes a memory cell array in which a plurality of memory cells are arranged. The semiconductor memory device includes an error correcting code (ECC) circuit configured to generate parity data based on main data, write a codeword including the main data and the parity data in the memory cell array, read the codeword from a selected memory cell row to generate syndromes, and correct errors in the read codeword on a per symbol basis based on the syndromes. The main data includes first data of a first memory cell of the selected memory cell row and second data of a second memory cell of the selected memory cell row. The first data and the second data are assigned to one symbol of a plurality of symbols, and the first memory cell and the second memory cell are adjacent to each other in the memory cell array.
    Type: Application
    Filed: September 6, 2017
    Publication date: December 21, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sang-Uhn CHA, Hoi-Ju CHUNG, Jong-Pil SON, Kwang-II PARK, Seong-Jin JANG
  • Publication number: 20160148905
    Abstract: In one example embodiment, a semiconductor system includes a first chip configured to generate first temperature information of the first chip, the first temperature information being based on at least one temperature measurement using at least one first temperature sensor. The semiconductor system further includes a second chip including a second temperature sensor configured to be controlled based on at least the first temperature information.
    Type: Application
    Filed: August 11, 2015
    Publication date: May 26, 2016
    Inventors: Ki Hun YU, Tae Young OH, Nam Jong KIM, Kwang II PARK, Chul Sung PARK
  • Publication number: 20160064056
    Abstract: A semiconductor memory device includes a memory cell array, sub word-line drivers and power selection switches. The memory cell array includes memory cell rows coupled to word lines. The sub word line drivers are coupled to the word lines. The power selection switches are coupled to the sub word-line drivers. Each power selection switch controls a deactivation voltage level of a first word-line activated from the word-lines and an off-voltage level of a second word line adjacent to the first word line so that the deactivation voltage level and the off-voltage level have at least one of a ground voltage, a first negative voltage and a second negative voltage. The ground voltage, the first negative voltage and the second negative voltage have different voltage levels from each other.
    Type: Application
    Filed: July 13, 2015
    Publication date: March 3, 2016
    Inventors: SU-A KIM, Dae-Sun KIM, Dae-Jeong KIM, Sung-Min RYU, Kwang-II PARK, Chul-Woo PARK, Young-Soo SOHN, Jae-Youn YOUN
  • Publication number: 20140019833
    Abstract: A memory system includes a memory controller and a memory device. The memory device exchanges data through a first channel with the memory controller, exchanges a first cyclic redundancy check (CRC) code associated with the data through a second channel with the memory controller, and receives a command/address packet including a second CRC code associated with a command/address from the memory controller through a third channel.
    Type: Application
    Filed: September 19, 2013
    Publication date: January 16, 2014
    Inventors: Seung-Jun Bae, Kwang-II Park, Young-Soo Sohn, Young-Hyun Jun, Joo-Sun Choi, Tae-Young Oh
  • Patent number: 8269537
    Abstract: A data I/O interface for an integrated circuit device includes a noise detector receiving a power supply voltage, detecting a power supply voltage noise component, and providing a clock delay control signal in response to detected power supply voltage noise component. The data I/O interface also includes a clock delay circuit providing a delayed clock signal in response to the clock delay control signal, and a data transfer circuit powered by the power supply voltage and providing output data synchronously with the delayed clock signal.
    Type: Grant
    Filed: April 6, 2010
    Date of Patent: September 18, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung Jun Bae, Kwang II Park, Young-Sik Kim, Sang Hyup Kwak
  • Patent number: 8177391
    Abstract: A light emitting diode (LED) lighting apparatus that may be used as interior lighting or advertisement lighting is disclosed. The LED lighting apparatus includes a channel-type or tube-type optical housing with a light emission surface and an LED array arranged in the optical housing. The light emission surface includes a valley line and a first inner ridge and a second inner ridge disposed on opposing sides of the valley line, and the LED array includes a plurality of LEDs whose centers are arranged along the valley line.
    Type: Grant
    Filed: March 31, 2010
    Date of Patent: May 15, 2012
    Assignee: Seoul Semiconductor Co., Ltd.
    Inventors: Seung Ryeol Ryu, Sang Geun Bae, Seung Sik Hong, Kwang Ii Park
  • Publication number: 20110242916
    Abstract: An on-die termination circuit includes a termination resistor unit connected to an external pin, and a termination control unit connected to the termination resistor unit. The termination resistor unit provides termination impedance to a transmission line connected to the external pin. The termination control unit varies the termination impedance in response to a plurality of bits of strength code associated with a data rate.
    Type: Application
    Filed: March 15, 2011
    Publication date: October 6, 2011
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ho-Seok Seol, Young-Soo Sohn, Dong-Min Kim, Jin-Il Lee, Kwang-II Park, Seung-Jun Bae, Sang-Hyup Kwak
  • Patent number: 8004328
    Abstract: An AC-coupling phase interpolator and a DLL using the same are provided. The AC-coupling phase interpolator includes a coupling capacitor generating and outputting a coupling signal by AC-coupling to an interpolation signal obtained by phase-interpolating an input signal. Thereby, it is possible to correct duty of an input signal and adjust the level of an output signal.
    Type: Grant
    Filed: September 30, 2009
    Date of Patent: August 23, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jin-Gook Kim, Kwang-II Park, Seung-Jun Bae, Si-Hong Kim, Dae-Hyun Chung
  • Patent number: 7843239
    Abstract: The PLL includes a selection signal generator configured to output a selection signal varying in response to a first clock signal, and a first dividing circuit configured to divide an externally input reference clock signal by a division ratio and output a first division signal. The first dividing circuit selects one of a plurality of edges of the reference clock signal applied for at least one cycle of the first division signal in response to the selection signal, and synchronizes and generates the first division signal on the basis of the selected edge of the reference clock signal. A second dividing circuit is configured to receive an output clock signal, divide the output clock signal by a division ratio, and output a second division signal.
    Type: Grant
    Filed: December 29, 2008
    Date of Patent: November 30, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Soo Sohn, Kwang-II Park
  • Publication number: 20100284231
    Abstract: An output data strobe signal generating method and a memory system that includes a plurality of semiconductor memory devices, and a memory controller for controlling the semiconductor memory devices, wherein the memory controller provides a command signal and a chip selecting signal to the semiconductor memory devices. One or more of the semiconductor memory devices may detect a read command and a dummy read command in response to the command signal and the chip selecting signal and generate one or more preamble signals based on a calculated preamble cycle number.
    Type: Application
    Filed: April 29, 2010
    Publication date: November 11, 2010
    Inventors: Kwang-II Park, Seong-Jin Jang, Ho-Young Song
  • Publication number: 20100271886
    Abstract: A latency signal generating method and a corresponding semiconductor memory device, among other things, are disclosed. Such a method includes: receiving a clock signal for the semiconductor memory device; receiving a mode characterization signal; providing the DQS; and adapting the duration of a preamble state of the DQS according to the mode characterization signal to promote conformance of a strobe state of the DQS with the clock signal.
    Type: Application
    Filed: July 2, 2010
    Publication date: October 28, 2010
    Inventors: Kwang-II Park, Young-Hyun Jun, Seong-Jin Jang, Ho-Young Song
  • Patent number: 7778094
    Abstract: A latency signal generating method and a corresponding semiconductor memory device, among other things, are disclosed. Such a method includes: receiving a clock signal for the semiconductor memory device; receiving a mode characterization signal; providing the DQS; and adapting the duration of a preamble state of the DQS according to the mode characterization signal to promote conformance of a strobe state of the DQS with the clock signal.
    Type: Grant
    Filed: July 29, 2008
    Date of Patent: August 17, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kwang-II Park, Young-Hyun Jun, Seong-Jin Jang, Ho-Young Song
  • Publication number: 20100148819
    Abstract: A majority voter circuit is configured to generate a selecting signal based on first input data and inverted first input data. The first input data and the inverted first input data each include an odd-number of bits, and the odd-number of bits include bits of a first type and bits of a second type. The generated selecting signal is indicative of which of the first type and the second type of bits in the first input data are in the majority.
    Type: Application
    Filed: February 4, 2010
    Publication date: June 17, 2010
    Inventors: Seung-Jun Bae, Jeong-Don Lim, Gil-Shin Moon, Kwang-II Park
  • Publication number: 20100079180
    Abstract: An AC-coupling phase interpolator and a DLL using the same are provided. The AC-coupling phase interpolator includes a coupling capacitor generating and outputting a coupling signal by AC-coupling to an interpolation signal obtained by phase-interpolating an input signal. Thereby, it is possible to correct duty of an input signal and adjust the level of an output signal.
    Type: Application
    Filed: September 30, 2009
    Publication date: April 1, 2010
    Inventors: JIN-GOOK KIM, Kwang-II Park, Seung-Jun Bae, Si-Hong Kim, Dae-Hyun Chung
  • Patent number: 7541947
    Abstract: Semiconductor devices, a system including said semiconductor devices and methods thereof are provided. An example semiconductor device may receive data scheduled for transmission, scramble an order of bits within the received data, the scrambled order arranged in accordance with a given pseudo-random sequence. The received data may be balanced such that a difference between a first number of the bits within the received data equal to a first logic level and a second number of bits within the received data equal to a second logic level is below a threshold. The balanced and scrambled received data may then be transmitted. The example semiconductor device may perform the scrambling and balancing operations in any order. Likewise, on a receiving end, another semiconductor device may decode the original data by unscrambling and unbalancing the transmitted data. The unscrambling and unbalancing operations may be performed in an order based upon the order in which the transmitted data is scrambled and balanced.
    Type: Grant
    Filed: May 25, 2007
    Date of Patent: June 2, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-Jun Bae, Seong-Jin Jang, Kwang-II Park, Woo-Jin Lee
  • Publication number: 20090097339
    Abstract: Integrated circuit memory devices include an internal command generator and a memory control circuit responsive to an internal command generated by the internal command generator. The internal command generator is configured to generate an internal command in response to a combination of an independent command and at least one dependent command received in sequence by the memory device. For example, the internal command generator may be configured to require the independent command to follow the at least one dependent command in the sequence when generating the internal command from the combination of the independent and dependent commands. Alternatively, the internal command generator may be configured to require the independent command to precede the at least one dependent command in the sequence before generating the internal command from the combination of the independent and dependent commands.
    Type: Application
    Filed: September 24, 2008
    Publication date: April 16, 2009
    Inventors: Young-soo Sohn, Kwang-II Park, Seung-Jun Bae
  • Publication number: 20090065799
    Abstract: The present invention relates to a light emitting diode package, and provides a light emitting diode package employing a thermoelectric element therein. The light emitting diode package of the present invention is constructed such that the thermoelectric element is coupled to a housing or formed of a substrate itself so as to directly dissipate heat generated from a light emitting chip. Thus, the heat generated from the light emitting chip can be efficiently dissipated from the interior of the package to the outside, without an additional heat dissipation means. In addition, an external heat sink may be coupled to the thermoelectric element to more efficiently dissipate the heat from the light emitting chip.
    Type: Application
    Filed: February 25, 2006
    Publication date: March 12, 2009
    Applicant: SEOUL SEMICONDUCTOR CO., LTD.
    Inventors: Bang Hyun Kim, Kwang II Park
  • Publication number: 20080211386
    Abstract: Disclosed herein is a light emitting device. The light emitting device includes a light emitting diode disposed on a substrate to emit light of a first wavelength. A transparent molding part encloses the LED, a lower wavelength conversion material layer is disposed on the transparent molding part, and an upper wavelength conversion material layer is disposed on the lower wavelength conversion material layer. The lower wavelength conversion material layer contains a phosphor converting the light of the first wavelength into light of a second wavelength longer than the first wavelength, and the upper wavelength conversion material layer contains a phosphor converting the light of the first wavelength into light of a third wavelength, which is longer than the first wavelength but shorter than the second wavelength. Light produced via wavelength conversion is prevented from being lost by the phosphor. Light emitting devices including a multilayer reflection mirror are also disclosed.
    Type: Application
    Filed: December 26, 2007
    Publication date: September 4, 2008
    Applicant: SEOUL SEMICONDUCTOR CO., LTD.
    Inventors: Hyuck Jung Choi, Kwang II Park