Patents by Inventor Kyle Terrill
Kyle Terrill has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 10181523Abstract: A laterally diffused metal oxide semiconductor (LDMOS) transistor structure with improved unclamped inductive switching immunity. The LDMOS includes a substrate and an adjacent epitaxial layer both of a first conductivity type. A gate structure is above the epitaxial layer. A drain region and a source region, both of a second conductivity type, are within the epitaxial layer. A channel is formed between the source and drain region and arranged below the gate structure. A body structure of the first conductivity type is at least partially formed under the gate structure and extends laterally under the source region, wherein the epitaxial layer is less doped than the body structure. A conductive trench-like feed-through element passes through the epitaxial layer and contacts the substrate and the source region. The LDMOS includes a tub region of the first conductivity type formed under the source region, and adjacent laterally to and in contact with said body structure and said trench-like feed-through element.Type: GrantFiled: July 25, 2017Date of Patent: January 15, 2019Assignee: Vishay-SiliconixInventors: Wenjie Zhang, Madhur Bobde, Qufei Chen, Kyle Terrill
-
Patent number: 10084037Abstract: A method for fabricating a MOSFET having an active area and an edge termination area is disclosed. The method includes forming a first plurality of implants at the bottom of trenches located in the active area and in the edge termination area. A second plurality of implants is formed at the bottom of the trenches located in the active area. The second plurality of implants formed at the bottom of the trenches located in the active area causes the implants formed at the bottom of the trenches located in the active area to reach a predetermined concentration. In so doing, the breakdown voltage of both the active and edge termination areas can be made similar and thereby optimized while maintaining advantageous RDson.Type: GrantFiled: October 31, 2016Date of Patent: September 25, 2018Assignee: VISHAY-SILICONIXInventors: Qufei Chen, Kyle Terrill, Sharon Shi
-
Publication number: 20180212048Abstract: A laterally diffused metal oxide semiconductor (LDMOS) transistor structure with improved unclamped inductive switching immunity. The LDMOS includes a substrate and an adjacent epitaxial layer both of a first conductivity type. A gate structure is above the epitaxial layer. A drain region and a source region, both of a second conductivity type, are within the epitaxial layer. A channel is formed between the source and drain region and arranged below the gate structure. A body structure of the first conductivity type is at least partially formed under the gate structure and extends laterally under the source region, wherein the epitaxial layer is less doped than the body structure. A conductive trench-like feed-through element passes through the epitaxial layer and contacts the substrate and the source region. The LDMOS includes a tub region of the first conductivity type formed under the source region, and adjacent laterally to and in contact with said body structure and said trench-like feed-through element.Type: ApplicationFiled: July 25, 2017Publication date: July 26, 2018Inventors: Wenjie Zhang, Madhur Bobde, Qufei Chen, Kyle Terrill
-
Patent number: 10032901Abstract: A semiconductor device (e.g., a flip chip) includes a substrate layer that is separated from a drain contact by an intervening layer. Trench-like feed-through elements that pass through the intervening layer are used to electrically connect the drain contact and the substrate layer when the device is operated.Type: GrantFiled: April 5, 2016Date of Patent: July 24, 2018Assignee: Vishay-SiliconixInventors: Deva Pattanayak, King Owyang, Mohammed Kasem, Kyle Terrill, Reuven Katraro, Kuo-In Chen, Calvin Choi, Qufei Chen, Ronald Wong, Kam Hong Lui, Robert Xu
-
Patent number: 9978859Abstract: A semiconductor device includes a trench formed in an epitaxial layer and an oxide layer that lines the sidewalls of the trench. The thickness of the oxide layer is non-uniform, so that the thickness of the oxide layer toward the top of the trench is thinner than it is toward the bottom of the trench. The epitaxial layer can have a non-uniform dopant concentration, where the dopant concentration varies according to the thickness of the oxide layer.Type: GrantFiled: June 5, 2017Date of Patent: May 22, 2018Assignee: Vishay-SiliconixInventors: Chanho Park, Ayman Shibib, Kyle Terrill
-
Patent number: 9966330Abstract: In one embodiment, a stack die package can include a lead frame and a first die including a gate and a source that are located on a first surface of the first die and a drain that is located on a second surface of the first die that is opposite the first surface. The gate and source are flip chip coupled to the lead frame. The stack die package can include a second die including a gate and a drain that are located on a first surface of the second die and a source that is located on a second surface of the second die that is opposite the first surface. The source of the second die is facing the drain of the first die.Type: GrantFiled: March 14, 2013Date of Patent: May 8, 2018Assignee: Vishay-SiliconixInventors: Kyle Terrill, Frank Kuo, Sen Mao
-
Patent number: 9947770Abstract: A trench metal-oxide-semiconductor field effect transistor (MOSFET), in accordance with one embodiment, includes a drain region, a plurality of gate regions disposed above the drain region, a plurality of gate insulator regions each disposed about a periphery of a respective one of the plurality of gate regions, a plurality of source regions disposed in recessed mesas between the plurality of gate insulator regions, a plurality of body regions disposed in recessed mesas between the plurality of gate insulator regions and between the plurality of source regions and the drain region.Type: GrantFiled: January 17, 2008Date of Patent: April 17, 2018Assignee: Vishay-SiliconixInventors: Jian Li, Kuo-In Chen, Kyle Terril
-
Patent number: 9935193Abstract: A method, in one embodiment, can include forming a core trench and a termination trench in a substrate. The termination trench is wider than the core trench. In addition, a first oxide can be deposited that fills the core trench and lines the sidewalls and bottom of the termination trench. A first polysilicon can be deposited into the termination trench. A second oxide can be deposited above the first polysilicon. A mask can be deposited above the second oxide and the termination trench. The first oxide can be removed from the core trench. A third oxide can be deposited that lines the sidewalls and bottom of the core trench. The first oxide within the termination trench is thicker than the third oxide within the core trench.Type: GrantFiled: March 20, 2015Date of Patent: April 3, 2018Assignee: Siliconix Technology C. V.Inventors: Misbah Ul Azam, Kyle Terrill
-
Patent number: 9893168Abstract: A split gate semiconductor device includes a trench gate having a first electrode region and a second electrode region that are separated from each other by a gate oxide layer and an adjacent dielectric layer. The boundary of the gate oxide layer and the dielectric layer is curved to avoid a sharp corner where the gate oxide layer meets the sidewalls of the trench.Type: GrantFiled: August 15, 2016Date of Patent: February 13, 2018Assignee: VISHAY-SILICONIXInventors: Yang Gao, Kuo-In Chen, Kyle Terrill, Sharon Shi
-
Patent number: 9887266Abstract: Ultra-low drain-source resistance power MOSFET. In accordance with an embodiment of the preset invention, a semiconductor device comprises a plurality of trench power MOSFETs. The plurality of trench power MOSFETs is formed in a second epitaxial layer. The second epitaxial layer is formed adjacent and contiguous to a first epitaxial layer. The first epitaxial layer is formed adjacent and contiguous to a substrate highly doped with red Phosphorus. The novel red Phosphorus doped substrate enables a desirable low drain-source resistance.Type: GrantFiled: February 11, 2008Date of Patent: February 6, 2018Assignee: Vishay-SiliconixInventors: The-Tu Chau, Sharon Shi, Qufei Chen, Martin Hernandez, Deva Pattanayak, Kyle Terrill, Kuo-In Chen
-
Patent number: 9793706Abstract: Presented systems and methods can facilitate efficient switching and protection in electronic systems. A system can comprise: an input operable to receive a signal; an adjustable component configurable to operate in a first mode which includes a low resistance and the component configurable to operate in a second mode which includes a current limiting operation in which the second mode enables continued operation in conditions that are unsafe for operation in the first mode; and an output operable to forward a signal. The adjustable component can be configurable to turn off if unsafe to operate in either the first mode or second mode. The first mode can include a relatively large component configuration with a relatively low drain to source on resistance. Utilizing a small component configuration in the second mode can include a relatively increased gate to source voltage compared to a large component configuration in the second mode.Type: GrantFiled: April 22, 2013Date of Patent: October 17, 2017Assignee: Vishay-SiliconixInventors: Kyle Terrill, Trang Vu
-
Patent number: 9761696Abstract: A trench metal-oxide-semiconductor field effect transistor (MOSFET), in accordance with one embodiment, includes a drain region, a plurality of gate regions disposed above the drain region, a plurality of gate insulator regions each disposed about a periphery of a respective one of the plurality of gate regions, a plurality of source regions disposed in recessed mesas between the plurality of gate insulator regions, a plurality of body regions disposed in recessed mesas between the plurality of gate insulator regions and between the plurality of source regions and the drain region.Type: GrantFiled: March 20, 2014Date of Patent: September 12, 2017Assignee: Vishay-SiliconixInventors: Jian Li, Kuo-In Chen, Kyle Terril
-
Patent number: 9716166Abstract: A laterally diffused metal oxide semiconductor (LDMOS) transistor structure with improved unclamped inductive switching immunity. The LDMOS includes a substrate and an adjacent epitaxial layer both of a first conductivity type. A gate structure is above the epitaxial layer. A drain region and a source region, both of a second conductivity type, are within the epitaxial layer. A channel is formed between the source and drain region and arranged below the gate structure. A body structure of the first conductivity type is at least partially formed under the gate structure and extends laterally under the source region, wherein the epitaxial layer is less doped than the body structure. A conductive trench-like feed-through element passes through the epitaxial layer and contacts the substrate and the source region. The LDMOS includes a tub region of the first conductivity type formed under the source region, and adjacent laterally to and in contact with said body structure and said trench-like feed-through element.Type: GrantFiled: April 7, 2016Date of Patent: July 25, 2017Assignee: Vishay-SiliconixInventors: Wenjie Zhang, Madhur Bobde, Qufei Chen, Kyle Terrill
-
Patent number: 9673314Abstract: A semiconductor device includes a trench formed in an epitaxial layer and an oxide layer that lines the sidewalls of the trench. The thickness of the oxide layer is non-uniform, so that the thickness of the oxide layer toward the top of the trench is thinner than it is toward the bottom of the trench. The epitaxial layer can have a non-uniform dopant concentration, where the dopant concentration varies according to the thickness of the oxide layer.Type: GrantFiled: July 8, 2015Date of Patent: June 6, 2017Assignee: Vishay-SiliconixInventors: Chanho Park, Ayman Shibib, Kyle Terrill
-
Publication number: 20170117354Abstract: A method for fabricating a MOSFET having an active area and an edge termination area is disclosed. The method includes forming a first plurality of implants at the bottom of trenches located in the active area and in the edge termination area. A second plurality of implants is formed at the bottom of the trenches located in the active area. The second plurality of implants formed at the bottom of the trenches located in the active area causes the implants formed at the bottom of the trenches located in the active area to reach a predetermined concentration. In so doing, the breakdown voltage of both the active and edge termination areas can be made similar and thereby optimized while maintaining advantageous RDson.Type: ApplicationFiled: October 31, 2016Publication date: April 27, 2017Inventors: Qufei Chen, Kyle Terrill, Sharon Shi
-
Publication number: 20170104096Abstract: First polysilicon (poly-1) is deposited into deep trenches that have been formed in a substrate. A first polysilicon polishing process is performed to planarize the exposed surfaces of the poly-1 so that the surfaces are flush with adjacent surfaces. Then, shallow trenches are formed in the substrate between the deep trenches, and second polysilicon (poly-2) is deposited into the shallow trenches. A second polysilicon polishing process is performed to planarize the exposed surface of the poly-2 so that the surface is flush with adjacent surfaces. Metal contacts to the poly-1 and the poly-2 are then formed.Type: ApplicationFiled: December 21, 2016Publication date: April 13, 2017Inventors: Kyle Terrill, Yuming Bai, Deva Pattanayak, Zhiyun Luo
-
Patent number: 9614043Abstract: A method, in one embodiment, can include forming a core trench and a termination trench in a substrate. The termination trench is wider than the core trench. In addition, a first oxide can be deposited that fills the core trench and lines the sidewalls and bottom of the termination trench. A first polysilicon can be deposited into the termination trench. A second oxide can be deposited above the first polysilicon. A mask can be deposited above the second oxide and the termination trench. The first oxide can be removed from the core trench. A third oxide can be deposited that lines the sidewalls and bottom of the core trench. The first oxide within the termination trench is thicker than the third oxide within the core trench.Type: GrantFiled: February 9, 2012Date of Patent: April 4, 2017Assignee: Vishay-SiliconixInventors: Misbah Ul Azam, Kyle Terrill
-
Patent number: 9589929Abstract: In one embodiment, a method can include coupling a gate and a source of a first die to a lead frame. The first die can include the gate and the source that are located on a first surface of the first die and a drain that is located on a second surface of the first die that is opposite the first surface. In addition, the method can include coupling a source of a second die to the drain of the first die. The second die can include a gate and a drain that are located on a first surface of the second die and the source that is located on a second surface of the second die that is opposite the first surface.Type: GrantFiled: March 14, 2013Date of Patent: March 7, 2017Assignee: Vishay-SiliconixInventors: Kyle Terrill, Frank Kuo, Sen Mao
-
Patent number: 9577089Abstract: First polysilicon (poly-1) is deposited into deep trenches that have been formed in a substrate. A first polysilicon polishing process is performed to planarize the exposed surfaces of the poly-1 so that the surfaces are flush with adjacent surfaces. Then, shallow trenches are formed in the substrate between the deep trenches, and second polysilicon (poly-2) is deposited into the shallow trenches. A second polysilicon polishing process is performed to planarize the exposed surface of the poly-2 so that the surface is flush with adjacent surfaces. Metal contacts to the poly-1 and the poly-2 are then formed.Type: GrantFiled: March 2, 2011Date of Patent: February 21, 2017Assignee: Vishay-SiliconixInventors: Kyle Terrill, Deva Pattanayak, Zhiyun Luo
-
Publication number: 20170025527Abstract: A semiconductor device (e.g., a flip chip) includes a substrate layer that is separated from a drain contact by an intervening layer. Trench-like feed-through elements that pass through the intervening layer are used to electrically connect the drain contact and the substrate layer when the device is operated.Type: ApplicationFiled: April 5, 2016Publication date: January 26, 2017Inventors: Deva Pattanayak, King Owyang, Mohammed Kasem, Kyle Terrill, Reuven Katraro, Kuo-In Chen, Calvin Choi, Qufei Chen, Ronald Wong, Kam Hong Lui, Robert Xu