Patents by Inventor Kyong-Joo Lee

Kyong-Joo Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8436410
    Abstract: Semiconductor devices are provided. The semiconductor devices may include a plurality of gate structures disposed on a semiconductor substrate, each of the gate structures including a floating gate, an inter-gate dielectric layer, and a control gate. The semiconductor devices may also include liners on opposing sidewalls of adjacent ones of the gate structures. The liners may define a gap. A first width of the gap may be less than a second width of the gap.
    Type: Grant
    Filed: March 17, 2011
    Date of Patent: May 7, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dae-Woong Kang, Sung-Nam Chang, Jin-Joo Kim, Kyong-Joo Lee, Eun-Jung Lee
  • Patent number: 8362542
    Abstract: Semiconductor devices including a plurality of gate structures disposed on a semiconductor substrate are provided. Each of the gate structures includes a tunnel dielectric layer, a floating gate, an inter-gate dielectric layer, a control gate, and a mask layer. Liners cover opposing sidewalls of adjacent floating gates. Spacers are disposed on the liners, the spacers protruding from opposing sidewalls of adjacent ones of the gate structures, and a top of each of the spacers is disposed below a top of a corresponding one of the gate structures. The liners define sidewalls of respective air gaps and the spacers define tops of the respective air gaps.
    Type: Grant
    Filed: July 30, 2010
    Date of Patent: January 29, 2013
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dae-Woong Kang, Sung-Nam Chang, Jin-Joo Kim, Kyong-Joo Lee, Eun-Jung Lee
  • Publication number: 20110163367
    Abstract: Semiconductor devices are provided. The semiconductor devices may include a plurality of gate structures disposed on a semiconductor substrate, each of the gate structures including a floating gate, an inter-gate dielectric layer, and a control gate. The semiconductor devices may also include liners on opposing sidewalls of adjacent ones of the gate structures. The liners may define a gap. A first width of the gap may be less than a second width of the gap.
    Type: Application
    Filed: March 17, 2011
    Publication date: July 7, 2011
    Inventors: Dae-Woong Kang, Sung-Nam Chang, Jin-Joo Kim, Kyong-Joo Lee, Eun-Jung Lee
  • Publication number: 20100295113
    Abstract: Semiconductor devices including a plurality of gate structures disposed on a semiconductor substrate are provided. Each of the gate structures includes a tunnel dielectric layer, a floating gate, an inter-gate dielectric layer, a control gate, and a mask layer. Liners cover opposing sidewalls of adjacent floating gates. Spacers are disposed on the liners, the spacers protruding from opposing sidewalls of adjacent ones of the gate structures, and a top of each of the spacers is disposed below a top of a corresponding one of the gate structures. The liners define sidewalls of respective air gaps and the spacers define tops of the respective air gaps.
    Type: Application
    Filed: July 30, 2010
    Publication date: November 25, 2010
    Inventors: Dae-Woong Kang, Sung-Nam Chang, Jin-Joo Kim, Kyong-Joo Lee, Eun-Jung Lee
  • Publication number: 20070096202
    Abstract: Methods for forming semiconductor memory structures including air gaps between adjacent gate structures are provided. The volume of the air gaps is maximized and the width thereof made uniform in order to minimize the parasitic capacitance and any variance therein between the gate structures. The methods include forming an insulation layer between adjacent gate structures and subsequently etching the insulation layer to leave an air gap. Devices fabricated in accordance with the methods are also provided.
    Type: Application
    Filed: October 20, 2006
    Publication date: May 3, 2007
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Dae-Woong KANG, Sung-Nam CHANG, Jin-Joo KIM, Kyong-Joo LEE, Eun-Jung LEE