Patents by Inventor Kyoung-Eun Uhm

Kyoung-Eun Uhm has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9859158
    Abstract: A method for manufacturing a semiconductor device includes forming a device isolation layer in a substrate to define an active region, forming a gate insulating layer covering at least a portion of the active region, forming a gate electrode on the gate insulating layer, and forming an interlayer insulating layer on the gate electrode. The gate insulating layer includes a first portion overlapping with the active region and a second portion overlapping with the device isolation layer. The forming of the gate insulating layer includes etching at least a part of the second portion of the gate insulating layer to thin the part of the second portion of the gate insulating layer.
    Type: Grant
    Filed: August 17, 2016
    Date of Patent: January 2, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyunglyong Kang, Youngmok Kim, Hodae Oh, Kyoung-Eun Uhm
  • Publication number: 20170053806
    Abstract: A method for manufacturing a semiconductor device includes forming a device isolation layer in a substrate to define an active region, forming a gate insulating layer covering at least a portion of the active region, forming a gate electrode on the gate insulating layer, and forming an interlayer insulating layer on the gate electrode. The gate insulating layer includes a first portion overlapping with the active region and a second portion overlapping with the device isolation layer. The forming of the gate insulating layer includes etching at least a part of the second portion of the gate insulating layer to thin the part of the second portion of the gate insulating layer.
    Type: Application
    Filed: August 17, 2016
    Publication date: February 23, 2017
    Inventors: Kyunglyong KANG, Youngmok KIM, Hodae OH, Kyoung-Eun UHM
  • Patent number: 9076886
    Abstract: A semiconductor device and a method for fabricating the same are provided. The semiconductor device includes a device isolation region, a trench formed in the device isolation region, a void connected to the trench in the device isolation region, a first mask pattern formed along sidewalls of the trench and protruding inwardly with respect to the void, a gate insulating film formed along the sidewall of the void, and a gate electrode filling the trench and at least a portion of the void.
    Type: Grant
    Filed: August 6, 2013
    Date of Patent: July 7, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-Il Park, Ae-Gyeong Kim, Jong-Sam Kim, Kyoung-Eun Uhm, Tae-Cheol Lee, Yong-Sang Jeong, Jin-Ha Jeong
  • Patent number: 8987797
    Abstract: A nonvolatile memory device has a first active region and a second active region defined in a substrate by a device isolation layer, a Metal Oxide Silicon Field-Effect Transistor (MOSFET) disposed on the first active region and including a first electrode pattern, and a Metal Oxide Silicon (MOS) capacitor disposed on the second active region and including a second electrode pattern, and in which the first electrode pattern is narrower in the widthwise direction of the channel of the MOSFET than the first active region.
    Type: Grant
    Filed: October 10, 2013
    Date of Patent: March 24, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Oh-Kyum Kwon, Tae-Jung Lee, Kyoung-Eun Uhm, Byung-Sun Kim
  • Publication number: 20140042528
    Abstract: A semiconductor device and a method for fabricating the same are provided. The semiconductor device includes a device isolation region, a trench formed in the device isolation region, a void connected to the trench in the device isolation region, a first mask pattern formed along sidewalls of the trench and protruding inwardly with respect to the void, a gate insulating film formed along the sidewall of the void, and a gate electrode filling the trench and at least a portion of the void.
    Type: Application
    Filed: August 6, 2013
    Publication date: February 13, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Dong-Il Park, Ae-Gyeong Kim, Jong-Sam Kim, Kyoung-Eun Uhm, Tae-Cheol Lee, Yong-Sang Jeong, Jin-Ha Jeong
  • Publication number: 20100123245
    Abstract: A semiconductor integrated circuit device includes: an electrostatic discharge (ESD) impurity region formed in a substrate; a bump formed on the substrate; and a first wiring layer and a second wiring layer formed at the same level under the bump. The first and second wiring layers are separated from each other, and at least part of each of the first and second wiring layers are overlapped by the bump. The first wiring layer is electrically connected to the ESD impurity region and the bump, and the second wiring layer is insulated from the bump.
    Type: Application
    Filed: November 9, 2009
    Publication date: May 20, 2010
    Inventors: Tae-Jung Lee, Kee-In Bang, Myoung-Kyu Park, Kyoung-Eun Uhm