Patents by Inventor Kyu Bin HAN

Kyu Bin HAN has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230194974
    Abstract: A method of fabricating a semiconductor device includes performing optical proximity correction (OPC) on a design pattern of a layout and forming a photoresist pattern on a substrate, using a photomask manufactured based on the layout corrected by the OPC. The performing of the OPC includes generating a target pattern for the design pattern, dividing the design pattern into a plurality of segments, modifying the segments to generate a correction pattern, dividing a first segment of the segments into a plurality of sub-segments, and modifying the sub-segments to generate a fine correction pattern.
    Type: Application
    Filed: August 11, 2022
    Publication date: June 22, 2023
    Inventor: Kyu-Bin Han
  • Publication number: 20230176469
    Abstract: Provided is a method of fabricating a semiconductor device using a curvilinear OPC method. The method of fabricating the semiconductor device includes performing an optical proximity correction (OPC) step on a layout to generate a correction pattern, the correction pattern having a curvilinear shape, performing a mask rule check (MRC) step on the correction pattern to generate mask data, and forming a photoresist pattern on a substrate using a photomask, which is manufactured based on the mask data. The MRC step includes generating a width skeleton in the correction pattern, generating a width contour, which satisfies a specification of a mask rule for a linewidth, from the width skeleton, and adding the correction pattern and the width contour to generate an adjusting pattern.
    Type: Application
    Filed: July 12, 2022
    Publication date: June 8, 2023
    Inventors: Heungsuk OH, Kyu-Bin HAN, Sangwook KIM
  • Patent number: 10128267
    Abstract: A non-volatile memory device includes channel hole structures, bit lines, and intermediate wiring. The channel hole structures are arranged in a two-dimensional pattern on and extend vertically from a substrate. The bit lines extend in a first direction, are spaced apart from each other in a second direction crossing the first direction, and are electrically connected to the plurality of channel hole structures. The intermediate wiring which connects channel hole structures and the bit lines. The bit lines includes a first bit line and a second bit line directly connected to the channel hole structures through a first contact and spaced apart in the second direction. The intermediate wiring is between the first bit line and the second bit line.
    Type: Grant
    Filed: July 27, 2017
    Date of Patent: November 13, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Woo Joo Sim, Wang Ho Shin, Kyu Bin Han
  • Publication number: 20180175052
    Abstract: A non-volatile memory device includes channel hole structures, bit lines, and intermediate wiring. The channel hole structures are arranged in a two-dimensional pattern on and extend vertically from a substrate. The bit lines extend in a first direction, are spaced apart from each other in a second direction crossing the first direction, and are electrically connected to the plurality of channel hole structures. The intermediate wiring which connects channel hole structures and the bit lines. The bit lines includes a first bit line and a second bit line directly connected to the channel hole structures through a first contact and spaced apart in the second direction. The intermediate wiring is between the first bit line and the second bit line.
    Type: Application
    Filed: July 27, 2017
    Publication date: June 21, 2018
    Inventors: Woo Joo SIM, Wang Ho SHIN, Kyu Bin HAN