Patents by Inventor Kyujin Jung

Kyujin Jung has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6861295
    Abstract: A low-pin-count chip package including a die pad for receiving a semiconductor chip and a plurality of connection pads electrically coupled to the semiconductor chip. The semiconductor chip, the die pad, and the connection pads are encapsulated in a package body such that the lower surfaces of the die pad and the connection pads are exposed through the package body. The present invention is characterized in that the die pad and the connection pads have a substantially concave profile thereby prolonging the time for moisture diffusion into the package as well as enhancing the “locking” of the die pad and the connection pads in the package body. The present invention further provides a method of producing the low-pin-count chip package described above.
    Type: Grant
    Filed: December 19, 2001
    Date of Patent: March 1, 2005
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Kyujin Jung, Kun-A Kang, Hyung Jun Park
  • Patent number: 6528893
    Abstract: A low-pin-count chip package including a die pad for receiving a semiconductor chip and a plurality of connection pads electrically coupled to the semiconductor chip. The semiconductor chip, the die pad, and the connection pads are encapsulated in a package body such that the lower surfaces of the die pad and the connection pads are exposed through the package body. The present invention is characterized in that the die pad and the connection pads are formed by etching such that they have a concave profile and a thickness far larger than that of conventional die pad and connection pads formed by plating. This prolongs the path and time for moisture diffusion into the package, and significantly increases the area of the interface between the package body and the die pad as well as the connection pads thereby promoting adhesion therebetween. The present invention further provides a method of producing the low-pin-count chip package described above.
    Type: Grant
    Filed: June 7, 2001
    Date of Patent: March 4, 2003
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Kyujin Jung, Kun-A Kang
  • Patent number: 6495909
    Abstract: A low-pin-count chip package including a die pad for receiving a semiconductor chip and a plurality of connection pads electrically coupled to the semiconductor chip. The semiconductor chip, the die pad, and the connection pads are encapsulated by a package body in a manner that the lower surfaces of the die pad and the connection pads are exposed through the package body. The present invention is characterized in that the die pad and the connection pads have a T-shaped profile thereby prolonging the time for moisture diffusion into the package as well as enhancing the “locking” of the die pad and the connection pads in the package body. The present invention further provides a method of producing the low-pin-count chip package described above.
    Type: Grant
    Filed: August 30, 2001
    Date of Patent: December 17, 2002
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Kyujin Jung, Kun-A Kang
  • Patent number: 6401545
    Abstract: Selective encapsulation of a micro electro-mechanical pressure sensor provides for protection of the wire bands (140) through encapsulation while permitting the pressure sensor diaphragm (121) to be exposed to ambient pressure without encumbrance or obstruction. Selective encapsulation is made possible by the construction of a protective dam (150) around the outer perimeter of a pressure sensor diaphragm (121) to form a wire bond cavity region between the protective dam (150) and the device housing (105). The wire bond cavity may be encapsulated with an encapsulation gel (160) or by a vent cap (170). Alternatively, the protective dam (150) may be formed by a glass frit pattern (152) bonding a cap wafer (151) to a device wafer (125) and then dicing the two-wafer combination into individual dies with protective dams attached.
    Type: Grant
    Filed: January 25, 2000
    Date of Patent: June 11, 2002
    Assignee: Motorola, Inc.
    Inventors: David J. Monk, Song Woon Kim, Kyujin Jung, Bishnu Gogoi, Gordon Bitko, Bill McDonald, Theresa A. Maudie, Dave Mahadevan
  • Publication number: 20020056926
    Abstract: A low-pin-count chip package including a die pad for receiving a semiconductor chip and a plurality of connection pads electrically coupled to the semiconductor chip. The semiconductor chip, the die pad, and the connection pads are encapsulated in a package body such that the lower surfaces of the die pad and the connection pads are exposed through the package body. The present invention is characterized in that the die pad and the connection pads have a substantially concave profile thereby prolonging the time for moisture diffusion into the package as well as enhancing the “locking” of the die pad and the connection pads in the package body. The present invention further provides a method of producing the low-pin-count chip package described above.
    Type: Application
    Filed: December 19, 2001
    Publication date: May 16, 2002
    Applicant: Advanced Semiconductor Engineering, Inc. Taiwan, R.O.C.
    Inventors: Kyujin Jung, Kun-A kang, Hyung Jun Park
  • Publication number: 20020024147
    Abstract: A low-pin-count chip package including a die pad for receiving a semiconductor chip and a plurality of connection pads electrically coupled to the semiconductor chip. The semiconductor chip, the die pad, and the connection pads are encapsulated by a package body in a manner that the lower surfaces of the die pad and the connection pads are exposed through the package body. The present invention is characterized in that the die pad and the connection pads have a T-shaped profile thereby prolonging the time for moisture diffusion into the package as well as enhancing the “locking” of the die pad and the connection pads in the package body. The present invention further provides a method of producing the low-pin-count chip package described above.
    Type: Application
    Filed: August 30, 2001
    Publication date: February 28, 2002
    Applicant: Advanced Semiconductor Engineering, Inc.
    Inventors: Kyujin Jung, Kun-A Kang
  • Patent number: 6342730
    Abstract: A low-pin-count chip package including a die pad for receiving a semiconductor chip and a plurality of connection pads electrically coupled to the semiconductor chip. The semiconductor chip, the die pad, and the connection pads are encapsulated in a package body such that the lower surfaces of the die pad and the connection pads are exposed through the package body. The present invention is characterized in that the die pad and the connection pads have a substantially concave profile thereby prolonging the time for moisture diffusion into the package as well as enhancing the “locking” of the die pad and the connection pads in the package body. The present invention further provides a method of producing the low-pin-count chip package described above.
    Type: Grant
    Filed: January 28, 2000
    Date of Patent: January 29, 2002
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Kyujin Jung, Kun-A Kang, Hyung Jun Park
  • Patent number: 6333252
    Abstract: A low-pin-count chip package including a die pad for receiving a semiconductor chip and a plurality of connection pads electrically coupled to the semiconductor chip. The semiconductor chip, the die pad, and the connection pads are encapsulated by a package body in a manner that the lower surfaces of the die pad and the connection pads are exposed through the package body. The present invention is characterized in that the die pad and the connection pads have a T-shaped profile thereby prolonging the time for moisture diffusion into the package as well as enhancing the “locking” of the die pad and the connection pads in the package body. The present invention further provides a method of producing the low-pin-count chip package described above.
    Type: Grant
    Filed: January 5, 2000
    Date of Patent: December 25, 2001
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Kyujin Jung, Kun-A Kang
  • Publication number: 20010049156
    Abstract: A low-pin-count chip package including a die pad for receiving a semiconductor chip and a plurality of connection pads electrically coupled to the semiconductor chip. The semiconductor chip, the die pad, and the connection pads are encapsulated in a package body such that the lower surfaces of the die pad and the connection pads are exposed through the package body. The present invention is characterized in that the die pad and the connection pads are formed by etching such that they have a concave profile and a thickness far larger than that of conventional die pad and connection pads formed by plating. This prolongs the path and time for moisture diffusion into the package, and significantly increases the area of the interface between the package body and the die pad as well as the connection pads thereby promoting adhesion therebetween. The present invention further provides a method of producing the low-pin-count chip package described above.
    Type: Application
    Filed: June 7, 2001
    Publication date: December 6, 2001
    Applicant: ADVANCED SEMICONDUCTO ENGINEERING, INC.
    Inventors: Kyujin Jung, Kun-A Kang
  • Patent number: 6261864
    Abstract: A low-pin-count chip package including a die pad for receiving a semiconductor chip and a plurality of connection pads electrically coupled to the semiconductor chip. The semiconductor chip, the die pad, and the connection pads are encapsulated in a package body such that the lower surfaces of the die pad and the connection pads are exposed through the package body. The present invention is characterized in that the die pad and the connection pads are formed by etching such that they have a concave profile and a thickness far larger than that of conventional die pad and connection pads formed by plating. This prolongs the path and time for moisture diffusion into the package, and significantly increases the area of the interface between the package body and the die pad as well as the connection pads thereby promoting adhesion therebetween. The present invention further provides a method of producing the low-pin-count chip package described above.
    Type: Grant
    Filed: January 28, 2000
    Date of Patent: July 17, 2001
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Kyujin Jung, Kun-A Kang
  • Patent number: 6242284
    Abstract: A method for packaging a semiconductor chip, generally comprising the following steps of: (a) forming a plurality of openings on the top surface of the conducting substrate, wherein the upper portions of the openings are formed larger than the lower portions of the openings; (b) forming insulating sections in the conducting substrate by filling an insulating material in the openings; (c) forming a plurality of leads insulated by the insulating sections by planarizing the bottom surface of the conducting substrate to expose and form planarized bottom surfaces of the insulating sections; (d) mounting a semiconductor chip on the bottom surface of the conducting substrate; (e) providing a plurality of conducting wires to electrically connect the semiconductor chip to the leads; and (f) encapsulating the semiconductor chip and the conducting wires.
    Type: Grant
    Filed: May 5, 2000
    Date of Patent: June 5, 2001
    Assignee: Advanced Semiconductor Engineering, Inc.
    Inventors: Kun-A Kang, Kyujin Jung, Hyung Jun Park, Jun Hong Lee