Patents by Inventor Lakhbeer S. Sidhu

Lakhbeer S. Sidhu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8149011
    Abstract: A method comprising applying a first voltage to a first transistor to create a defect in the first transistor, wherein (i) the first voltage is greater than a maximum operational voltage of the first transistor and (ii) the maximum operational voltage does not cause a defect in the first transistor when applied to the first transistor. The method further includes determining whether the first transistor has been programmed, including (i) measuring a first current through the first transistor, (ii) measuring a second current through a second transistor, and (iii) comparing the measured first current to the measured second current, wherein a difference between the measured first current and the measured second current indicates that the first transistor has been programmed.
    Type: Grant
    Filed: November 23, 2010
    Date of Patent: April 3, 2012
    Assignee: Marvell International Ltd.
    Inventors: Lakhbeer S. Sidhu, Choy Hing Li
  • Patent number: 7839160
    Abstract: Methods for stressing transistors in order to program the transistors and for determining whether such transistors have indeed been programmed are described herein. The novel methods may include initially stressing a transistor by applying to the transistor a voltage greater than operational voltages of the transistor to create defects in the transistor. A current flowing through the transistor may then be measured to determine whether the transistor has been programmed, the measured current indicative of the presence of the defects.
    Type: Grant
    Filed: March 21, 2008
    Date of Patent: November 23, 2010
    Assignee: Marvell International Ltd.
    Inventors: Lakhbeer S. Sidhu, Choy Hing Li
  • Patent number: 7465971
    Abstract: A configuration memory cell (“CRAM”) for a field programmable gate array (“FPGA”) integrated circuit (“IC”) device is given increased resistance to single event upset (“SEU”). A portion of the gate structure of the input node of the CRAM is increased in size relative to the nominal size of the remainder of the gate structure. Part of the enlarged gate structure is located capacitively adjacent to an N-well region of the IC, and another part is located capacitively adjacent to a P-well region of the IC. This arrangement gives the input node increased capacitance to resist SEU, regardless of the logical level of the input node. The invention is also applicable to any node of any type of memory cell for which increased resistance to SEU is desired.
    Type: Grant
    Filed: December 5, 2007
    Date of Patent: December 16, 2008
    Assignee: Altera Corporation
    Inventors: Lakhbeer S. Sidhu, Irfan Rahim, Jeffrey Watt, John Turner
  • Patent number: 7319253
    Abstract: A configuration memory cell (“CRAM”) for a field programmable gate array (“FPGA”) integrated circuit (“IC”) device is given increased resistance to single event upset (“SEU”). A portion of the gate structure of the input node of the CRAM is increased in size relative to the nominal size of the remainder of the gate structure. Part of the enlarged gate structure is located capacitively adjacent to an N-well region of the IC, and another part is located capacitively adjacent to a P-well region of the IC. This arrangement gives the input node increased capacitance to resist SEU, regardless of the logical level of the input node. The invention is also applicable to any node of any type of memory cell for which increased resistance to SEU is desired.
    Type: Grant
    Filed: July 1, 2004
    Date of Patent: January 15, 2008
    Assignee: Altera Corporation
    Inventors: Lakhbeer S Sidhu, Irfan Rahim, Jeffrey Watt, John E Turner
  • Patent number: 7153712
    Abstract: Programmable fuses for integrated circuits are provided. The fuses may be based on polysilicon or crystalline silicon fuse links coated with silicide or other conductive thin films. Fuses may be formed on silicon-on-insulator (SOI) substrates. A fuse may be blown by applying a programming current to the fuse link. The silicon or polysilicon in the fuses may be provided with a p-n junction. When a fuse is programmed, the silicide or other conductive film forms an open circuit. This forces current though the underlying p-n junction. Unlike conventional silicided polysilicon fuses, fuses with p-n junctions change their qualitative behavior when programmed. Unprogrammed fuses behave like resistors, while programmed fuses behave like diodes. The presence of the p-n junction allows sensing circuitry to determine in a highly accurate qualitative fashion whether a given fuse has been programmed.
    Type: Grant
    Filed: May 5, 2005
    Date of Patent: December 26, 2006
    Assignee: Altera Corporation
    Inventors: Lakhbeer S. Sidhu, Irfan Rahim
  • Patent number: 7135951
    Abstract: Integrated circuit inductors may be formed using a spiral layout on the surface of an interconnect dielectric stack. Conductive lines from two or more metal layers in the interconnect stack may be electrically connected using one or more via trenches. The via trench interconnection arrangement reduces the resistance of the inductor and increases the inductor's Q-factor. The Q-factor of the inductor may also be increased by placing a region of n-type and p-type wells or a metal plate region beneath the inductor to reduce power losses during operation. Shallow trench isolation may be used to reduce eddy currents and increase Q. The effects of copper dishing and trench blow-out may be used during inductor fabrication. A dual damascene fabrication process may be used.
    Type: Grant
    Filed: July 15, 2003
    Date of Patent: November 14, 2006
    Assignee: Altera Corporation
    Inventors: Lakhbeer S. Sidhu, Irfan Rahim
  • Patent number: 6933591
    Abstract: Programmable fuses for integrated circuits are provided. The fuses may be based on polysilicon or crystalline silicon fuse links coated with silicide or other conductive thin films. Fuses may be formed on silicon-on-insulator (SOI) substrates. A fuse may be blown by applying a programming current to the fuse link. The silicon or polysilicon in the fuses may be provided with a p-n junction. When a fuse is programmed, the silicide or other conductive film forms an open circuit. This forces current though the underlying p-n junction. Unlike conventional silicided polysilicon fuses, fuses with p-n junctions change their qualitative behavior when programmed. Unprogrammed fuses behave like resistors, while programmed fuses behave like diodes. The presence of the p-n junction allows sensing circuitry to determine in a highly accurate qualitative fashion whether a given fuse has been programmed.
    Type: Grant
    Filed: October 16, 2003
    Date of Patent: August 23, 2005
    Assignee: Altera Corporation
    Inventors: Lakhbeer S. Sidhu, Irfan Rahim