Patents by Inventor Lakshmikantha V Holla
Lakshmikantha V Holla has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 9236113Abstract: A memory circuit includes at least one bit cell that receives a word line, complementary bit lines and an array supply voltage and a word line suppression circuit. The word line suppression circuit includes two PFETs with their drains connected to the word line and their sources connected to the array supply voltage and an NFET with its source connected to ground and its drain connected to the word line. The NFET is inactivated before the PFETs are activated. One of the PFETs is activated before the other PFET is activated so as to control the slew rate of the word line and improve the static noise margin of the at least one bit cell.Type: GrantFiled: May 7, 2014Date of Patent: January 12, 2016Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Lakshmikantha V. Holla, Vinod J. Menezes, Theodore W. Houston, Michael Patrick Clinton
-
Patent number: 9082507Abstract: A memory circuit includes a bit cell that receives a word line, complementary bit lines and an array supply voltage; a word line driver coupled to the word line, the word line driver receiving the array supply voltage; and a word line suppression circuit coupled to the word line. The word line suppression circuit includes a diode and a first switch coupled in series and a second switch. The switches are responsive to a control signal. The word line suppression circuit limits a word line voltage to a value lower than the array supply voltage such that the static noise margin (SNM) of the bit cell is increased.Type: GrantFiled: May 7, 2014Date of Patent: July 14, 2015Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Lakshmikantha V. Holla, Vinod J. Menezes, Theodore W. Houston, Michael Patrick Clinton
-
Publication number: 20140241089Abstract: A memory circuit includes a bit cell that receives a word line, complementary bit lines and an array supply voltage; a word line driver coupled to the word line, the word line driver receiving one of the array supply voltage and a periphery supply voltage; and a word line suppression circuit coupled to the word line. The word line suppression circuit includes a diode and a switch coupled in series. The switch is responsive to the array supply voltage. The word line suppression circuit limits a word line voltage to a value lower than the array supply voltage such that the static noise margin (SNM) of the bit cell is increased.Type: ApplicationFiled: May 7, 2014Publication date: August 28, 2014Applicant: TEXAS INSTRUMENTS INCORPORATEDInventors: Lakshmikantha V. Holla, Vinod J. Menezes, Theodore W. Houston, Michael Patrick Clinton
-
Publication number: 20140241083Abstract: A memory circuit includes a bit cell that receives a word line, complementary bit lines and an array supply voltage; a word line driver coupled to the word line, the word line driver receiving one of the array supply voltage and a periphery supply voltage; and a word line suppression circuit coupled to the word line. The word line suppression circuit includes a diode and a switch coupled in series. The switch is responsive to the array supply voltage. The word line suppression circuit limits a word line voltage to a value lower than the array supply voltage such that the static noise margin (SNM) of the bit cell is increased.Type: ApplicationFiled: May 7, 2014Publication date: August 28, 2014Applicant: Texas Instruments IncorporatedInventors: Lakshmikantha V. Holla, Vinod J. Menezes, Theodore W. Houston, Michael Patrick Clinton
-
Patent number: 8755239Abstract: A memory circuit includes a bit cell that receives a word line, complementary bit lines and an array supply voltage; a word line driver coupled to the word line, the word line driver receiving one of the array supply voltage and a periphery supply voltage; and a word line suppression circuit coupled to the word line. The word line suppression circuit includes a diode and a switch coupled in series. The switch is responsive to the array supply voltage. The word line suppression circuit limits a word line voltage to a value lower than the array supply voltage such that the static noise margin (SNM) of the bit cell is increased.Type: GrantFiled: November 17, 2011Date of Patent: June 17, 2014Assignee: Texas Instruments IncorporatedInventors: Lakshmikantha V. Holla, Vinod J. Menezes, Theodore W. Houston, Michael Patrick Clinton
-
Publication number: 20130128680Abstract: A memory circuit includes a bit cell that receives a word line, complementary bit lines and an array supply voltage; a word line driver coupled to the word line, the word line driver receiving one of the array supply voltage and a periphery supply voltage; and a word line suppression circuit coupled to the word line. The word line suppression circuit includes a diode and a switch coupled in series. The switch is responsive to the array supply voltage. The word line suppression circuit limits a word line voltage to a value lower than the array supply voltage such that the static noise margin (SNM) of the bit cell is increased.Type: ApplicationFiled: November 17, 2011Publication date: May 23, 2013Applicant: TEXAS INSTRUMENTS INCORPORATEDInventors: Lakshmikantha V. Holla, Vinod J. Menezes, Theodore W. Houston, Michael Patrick Clinton
-
Patent number: 8379465Abstract: Bias circuitry for a static random-access memory (SRAM) with a retain-till-accessed (RTA) mode and with write assist bias in a normal operating mode. The memory is constructed of multiple memory array blocks of SRAM cells. Bias devices are associated with each memory array block, and associated with one or more columns. Each bias device includes a diode-connected transistor in parallel with a shorting transistor, between a power supply voltage and a power supply bias node for cells in its column or columns. The shorting transistor receives control signals from control logic so that the diode-connected transistor for each column is shorted during read cycles, and in write cycles in which its columns are not selected; in write cycles in which its columns are selected, the shorting transistor in the bias device is turned off, so that a reduced power supply voltage is applied to the selected column. The shorting transistors for all columns in the block are turned off in the RTA mode.Type: GrantFiled: April 21, 2010Date of Patent: February 19, 2013Assignee: Texas Instruments IncorporatedInventors: Michael Patrick Clinton, Lakshmikantha V. Holla, Vinod Menezes
-
Patent number: 8320210Abstract: Memory circuit and a tracking circuit thereof. The tracking circuit includes a dummy bit line (DBL). The tracking circuit further includes a first circuit to discharge the dummy bit line in response to a first signal and a wordline activation signal. The wordline activation signal causes activation of a memory cell. The tracking circuit also includes a second circuit which is responsive to discharge of the dummy bit line to enable access to the memory cell.Type: GrantFiled: December 28, 2010Date of Patent: November 27, 2012Assignee: Texas Instruments IncorporatedInventors: Santhosh Narayanaswamy, Sharad Gupta, Lakshmikantha V Holla
-
Patent number: 8228749Abstract: A static random access memory (SRAM) and method of evaluating the same for cell stability, write margin, and read current margin. The memory is constructed so that bit line precharge can be disabled, and so that complementary bit lines for each column of cells can float during memory operations. The various tests are performed by precharging the bit lines for a column, then floating the bit lines, and while the bit lines are floating, pulsing the word lines of one or more selected cells to cause the voltage on one of the bit lines to discharge. The discharged bit line voltage is then applied to another cell, which is then read in a normal read operation to determine whether its state changed due to the discharged bit line voltage. The memory can be characterized for cell stability, write margin, and read current margin in this manner; the method can also be adapted into a manufacturing margin screen, or used in failure analysis.Type: GrantFiled: June 4, 2010Date of Patent: July 24, 2012Assignee: Texas Instruments IncorporatedInventors: Xiaowei Deng, Wah Kit Loh, Lakshmikantha V. Holla, Parvinder Kumar Rana
-
Publication number: 20120163109Abstract: Memory circuit and a tracking circuit thereof. The tracking circuit includes a dummy bit line (DBL). The tracking circuit further includes a first circuit to discharge the dummy bit line in response to a first signal and a wordline activation signal. The wordline activation signal causes activation of a memory cell. The tracking circuit also includes a second circuit which is responsive to discharge of the dummy bit line to enable access to the memory cell.Type: ApplicationFiled: December 28, 2010Publication date: June 28, 2012Applicant: Texas Instruments IncorporatedInventors: Santhosh Narayanaswamy, Sharad Gupta, Lakshmikantha V. Holla
-
Publication number: 20110299349Abstract: A static random access memory (SRAM) and method of evaluating the same for cell stability, write margin, and read current margin. The memory is constructed so that bit line precharge can be disabled, and so that complementary bit lines for each column of cells can float during memory operations. The various tests are performed by precharging the bit lines for a column, then floating the bit lines, and while the bit lines are floating, pulsing the word lines of one or more selected cells to cause the voltage on one of the bit lines to discharge. The discharged bit line voltage is then applied to another cell, which is then read in a normal read operation to determine whether its state changed due to the discharged bit line voltage. The memory can be characterized for cell stability, write margin, and read current margin in this manner; the method can also be adapted into a manufacturing margin screen, or used in failure analysis.Type: ApplicationFiled: June 4, 2010Publication date: December 8, 2011Applicant: TEXAS INSTRUMENTS INCORPORATEDInventors: Xiaowei Deng, Wah Kit Loh, Lakshmikantha V. Holla, Parvinder Kumar Rana
-
Publication number: 20110261632Abstract: Bias circuitry for a static random-access memory (SRAM) with a retain-till-accessed (RTA) mode and with write assist bias in a normal operating mode. The memory is constructed of multiple memory array blocks of SRAM cells. Bias devices are associated with each memory array block, and associated with one or more columns. Each bias device includes a diode-connected transistor in parallel with a shorting transistor, between a power supply voltage and a power supply bias node for cells in its column or columns. The shorting transistor receives control signals from control logic so that the diode-connected transistor for each column is shorted during read cycles, and in write cycles in which its columns are not selected; in write cycles in which its columns are selected, the shorting transistor in the bias device is turned off, so that a reduced power supply voltage is applied to the selected column. The shorting transistors for all columns in the block are turned off in the RTA mode.Type: ApplicationFiled: April 21, 2010Publication date: October 27, 2011Applicant: TEXAS INSTRUMENTS INCORPORATEDInventors: Michael Patrick Clinton, Lakshmikantha V. Holla, Vinod Menezes
-
Patent number: 7349285Abstract: A dual port memory implemented using a single port memory core. In an embodiment, the access requests from the two ports are processed in a single memory clock cycle. In one implementation, the access request corresponding to the first port is processed in the high logic state of the memory clock cycle, and the access request corresponding to the second port is processed in the low logic state of the memory clock cycle. A single port memory core may provide multiple memory enable signals and corresponding strobe signals, with each combination of memory enable signal and strobe signal facilitating the memory access request from a corresponding port. An alternative embodiment uses the duration of each clock cycle of the memory clock signal more efficiently by starting the second memory access soon after completion of the first memory access (without waiting for the logic low of memory clock signal).Type: GrantFiled: February 2, 2005Date of Patent: March 25, 2008Assignee: Texas Instruments IncorporatedInventors: Suresh Balasubramanian, Lakshmikantha V Holla, Bryan D Sheffield