Patents by Inventor Lakshminarayan Krishnamurty

Lakshminarayan Krishnamurty has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7965741
    Abstract: A predetermined network packet is utilized for power reduction in either or both of a transmitter and receiver when information is not needed. Upon detection of the predetermined network packet type, various portions of the transmitter and/or receiver may be clock gated or powered down.
    Type: Grant
    Filed: July 29, 2009
    Date of Patent: June 21, 2011
    Assignee: Intel Corporation
    Inventors: Tim Frodsham, Naveen Cherukuri, Sanjay Darbal, David S. Dunning, Theodore Z. Schoenborn, Lakshminarayan Krishnamurty, Aaron T. Spink
  • Patent number: 7746795
    Abstract: A loopback test to test a communication link for a layered interface where in a master agent programs the electrical parameters for the slave agent, such as, the offset, timing, and current compensation with a loopback control register.
    Type: Grant
    Filed: July 23, 2004
    Date of Patent: June 29, 2010
    Assignee: Intel Corporation
    Inventors: Tim Frodsham, Naveen Cherukuri, Sanjay Dabral, David S. Dunning, Theodore Z. Schoenborn, Lakshminarayan Krishnamurty
  • Publication number: 20100027564
    Abstract: A predetermined network packet is utilized for power reduction in either or both of a transmitter and receiver when information is not needed. Upon detection of the predetermined network packet type, various portions of the transmitter and/or receiver may be clock gated or powered down.
    Type: Application
    Filed: July 29, 2009
    Publication date: February 4, 2010
    Inventors: Tim Frodsham, Naveen Cherukuri, Sanjay Darbal, David S. Dunning, Theodore Z. Schoenborn, Lakshminarayan Krishnamurty, Aaron T. Spink
  • Patent number: 7586951
    Abstract: A predetermined network packet is utilized for power reduction in either or both of a transmitter and receiver when information is not needed. Upon detection of the predetermined network packet type, various portions of the transmitter and/or receiver may be clock gated or powered down.
    Type: Grant
    Filed: April 27, 2004
    Date of Patent: September 8, 2009
    Assignee: Intel Corporation
    Inventors: Tim Frodsham, Naveen Cherukuri, Sanjay Darbal, David S. Dunning, Theodore Z. Schoenborn, Lakshminarayan Krishnamurty, Aaron T. Spink
  • Patent number: 7386773
    Abstract: A testing procedure for distributed logic circuits that incorporates an efficient utilization of flip-flops to toggle detect for sensing output is discussed. The distributed logic circuit is a phase interpolator or a phase interpolator preceded by a DLL. The testing procedure utilizes enabling one of a plurality of independent programmable current sources and a flip-flop to toggle in response to the enabled current source to indicate a physical connection of the enabled distributed logic circuit current source.
    Type: Grant
    Filed: December 28, 2004
    Date of Patent: June 10, 2008
    Assignee: Intel Corporation
    Inventors: Tim Frodsham, Lakshminarayan Krishnamurty
  • Patent number: 7366964
    Abstract: A loopback test to test a communication link for a layered interface where in a master agent programs the electrical parameters for the slave agent, such as, the offset, timing, and current compensation with a loopback control register. The slave and master agent to support an entry into the loopback test based on detection of a header within a packet. The slave and master agent to support exit out of the loopback test based on whether the loop count is finite.
    Type: Grant
    Filed: July 23, 2004
    Date of Patent: April 29, 2008
    Assignee: Intel Corporation
    Inventors: Tim Frodsham, Naveen Cherukuri, Sanjay Dabral, David S Dunning, Theodore Z Schoenborn, Lakshminarayan Krishnamurty
  • Patent number: 7203872
    Abstract: A software self test engine is executed from a cache of a processor. The software self test engine is executed using an execution engine of the processor to perform a physical layer self test. The physical layer self test is performed by transmitting a test vector from the execution engine under control of the self test engine to an input/output (“I/O”) unit of the processor along a datapath coupling the execution engine to the I/O unit. The test vector is transmitted along a loop back path including the I/O unit and the datapath to test a hardware device along the loop back path.
    Type: Grant
    Filed: June 30, 2004
    Date of Patent: April 10, 2007
    Assignee: Intel Corporation
    Inventors: Tim Frodsham, Lakshminarayan Krishnamurty, Naveen Cherukuri, Sanjay Dabral, David S. Dunning, Theodore Z. Schoenborn
  • Publication number: 20060156101
    Abstract: A testing procedure for distributed logic circuits that incorporates an efficient utilization of flip-flops to toggle detect for sensing output is discussed. The distributed logic circuit is a phase interpolator or a phase interpolator preceded by a DLL. The testing procedure utilizes enabling one of a plurality of independent programmable current sources and a flip-flop to toggle in response to the enabled current source to indicate a physical connection of the enabled distributed logic circuit current source.
    Type: Application
    Filed: December 28, 2004
    Publication date: July 13, 2006
    Inventors: Tim Frodsham, Lakshminarayan Krishnamurty
  • Publication number: 20060018265
    Abstract: A loopback test to test a communication link for a layered interface where in a master agent programs the electrical parameters for the slave agent, such as, the offset, timing, and current compensation with a loopback control register.
    Type: Application
    Filed: July 23, 2004
    Publication date: January 26, 2006
    Inventors: Tim Frodsham, Naveen Cherukuri, Sanjay Dabral, David Dunning, Theodore Schoenborn, Lakshminarayan Krishnamurty
  • Publication number: 20060020861
    Abstract: A loopback test to test a communication link for a layered interface where in a master agent programs the electrical parameters for the slave agent, such as, the offset, timing, and current compensation with a loopback control register. The slave and master agent to support an entry into the loopback test based on detection of a header within a packet. The slave and master agent to support exit out of the loopback test based on whether the loop count is finite.
    Type: Application
    Filed: July 23, 2004
    Publication date: January 26, 2006
    Inventors: Tim Frodsham, Naveen Cherukuri, Sanjay Dabral, David Dunning, Theodore Schoenborn, Lakshminarayan Krishnamurty
  • Publication number: 20060005092
    Abstract: A software self test engine is executed from a cache of a processor. The software self test engine is executed using an execution engine of the processor to perform a physical layer self test. The physical layer self test is performed by transmitting a test vector from the execution engine under control of the self test engine to an input/output (“I/O”) unit of the processor along a datapath coupling the execution engine to the I/O unit. The test vector is transmitted along a loop back path including the I/O unit and the datapath to test a hardware device along the loop back path.
    Type: Application
    Filed: June 30, 2004
    Publication date: January 5, 2006
    Inventors: Tim Frodsham, Lakshminarayan Krishnamurty, Naveen Cherukuri, Sanjay Dabral, David Dunning, Theodore Schoenborn
  • Publication number: 20050238055
    Abstract: A predetermined network packet is utilized for power reduction in either or both of a transmitter and receiver when information is not needed. Upon detection of the predetermined network packet type, various portions of the transmitter and/or receiver may be clock gated or powered down.
    Type: Application
    Filed: April 27, 2004
    Publication date: October 27, 2005
    Inventors: Tim Frodsham, Naveen Cherukuri, Sanjay Darbal, David Dunning, Theodore Schoenborn, Lakshminarayan Krishnamurty, Aaron Spink
  • Patent number: 6621314
    Abstract: A delay locked loop having short acquisition time to lock. The voltage controlled delay line includes a series of stages with the delay of each stage being variable. However, the initial stage has a fixed delay to avoid latching of the final stage to the first stage of the next cycle. The phase detector has additional logic gating to suppress an extraneous up or down signal during the acquisition time.
    Type: Grant
    Filed: September 25, 2001
    Date of Patent: September 16, 2003
    Assignee: Intel Corporation
    Inventor: Lakshminarayan Krishnamurty
  • Publication number: 20030058014
    Abstract: A delay locked loop having short acquisition time to lock. The voltage controlled delay line includes a series of stages with the delay of each stage being variable. However, the initial stage has a fixed delay to avoid latching of the final stage to the first stage of the next cycle. The phase detector has additional logic gating to suppress an extraneous up or down signal during the acquisition time.
    Type: Application
    Filed: September 25, 2001
    Publication date: March 27, 2003
    Inventor: Lakshminarayan Krishnamurty