Patents by Inventor Lakshmipriya Seshan

Lakshmipriya Seshan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210004347
    Abstract: Systems, methods, and apparatuses associated with an approximate majority based data bus inversion technique are disclosed. A method comprises obtaining, at a first device connected by a plurality of lanes to a second device, original data comprising first bits and second bits, where the first bits are to be transmitted in a new clock cycle via first lanes of the plurality of lanes, and the second bits are to be transmitted in the new clock cycle via second lanes of the plurality of lanes. The method further includes determining whether a first criterion associated with the first bits is met, determining whether a second criterion associated with the second bits is met, and transmitting an inverted version of the original data via the plurality of lanes based, at least in part, on determining that the first criterion and the second criterion are met.
    Type: Application
    Filed: September 23, 2020
    Publication date: January 7, 2021
    Applicant: Intel Corporation
    Inventors: Narasimha Lanka, Lakshmipriya Seshan, Gerald S. Pasdast, Zuoguo Wu
  • Publication number: 20200394150
    Abstract: An adapter is provided that includes a first interface to couple to a particular device, where link layer data is to be communicated over the first interface, and a second interface to couple to a physical layer (PHY) device. The PHY device includes wires to implement a physical layer of a link, and the link couples the adapter to another adapter via the PHY device. The second interface includes a data channel to communicate the link layer data over the physical layer, and a sideband channel to communicate sideband messages between the adapter and the other adapter over the physical layer. The adapter is to implement a logical PHY for the link.
    Type: Application
    Filed: August 31, 2020
    Publication date: December 17, 2020
    Applicant: Intel Corporation
    Inventors: Narasimha Lanka, Swadesh Choudhary, Mahesh Wagh, Lakshmipriya Seshan
  • Publication number: 20200251159
    Abstract: An embodiment of a memory apparatus may include a memory core, a plurality of through-silicon vias (TSVs), and data bus inversion logic coupled between the memory core and the TSVs to encode and decode a data signal on a signal path through the TSVs in accordance with a data bus inversion of the data signal. Other embodiments are disclosed and claimed.
    Type: Application
    Filed: April 21, 2020
    Publication date: August 6, 2020
    Applicant: Intel Corporation
    Inventors: Narasimha Lanka, Kuljit Bains, Lakshmipriya Seshan
  • Patent number: 10686582
    Abstract: An apparatus and method is provided that compensates for the supply droops to minimize strobe shifts and to regain eye margin. The apparatus includes a droop detector to detect voltage droops at one or more trip (or threshold) levels and these detected voltage droops are translated to a shift in clock phase setting. For example, propagation delay of a delay locked loop (DLL) and/or clock edge selection from a phase interpolator (PI) is adjusted according to the detected voltage droop levels to maintain a trained relationship between the sampling clock strobe and data eye. A lookup table is used to determine a PI code or a DLL propagation delay code corresponding to a voltage droop level.
    Type: Grant
    Filed: February 25, 2019
    Date of Patent: June 16, 2020
    Assignee: Intel Corporation
    Inventors: Gerald Pasdast, Nasser A. Kurd, Peipei Wang, Yingyu Miao, Lakshmipriya Seshan, Ishaan S. Shah