Patents by Inventor Lars-Ake Ragnarsson

Lars-Ake Ragnarsson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7812413
    Abstract: A semiconductor device is disclosed. The device comprises a first MOSFET transistor. The transistor comprises a substrate, a first high-k dielectric layer upon the substrate, a first dielectric capping layer upon the first high-k dielectric, and a first gate electrode made of a semiconductor material of a first doping level and a first conductivity type upon the first dielectric capping layer. The first dielectric capping layer comprises Scandium.
    Type: Grant
    Filed: September 18, 2008
    Date of Patent: October 12, 2010
    Assignees: IMEC, Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Shih-Hsun Chang, Lars-Ake Ragnarsson
  • Publication number: 20100219481
    Abstract: A method for manufacturing a dual work function device is disclosed. In one aspect, the process includes a first and second region in a substrate. The method includes forming a first transistor in the first region which has a first work function. Subsequently, a second transistor is formed in the second region having a different work function. The process of forming the first transistor includes providing a first gate dielectric stack having a first gate dielectric layer and a first gate dielectric capping layer on the first gate dielectric layer, performing a thermal treatment to modify the first gate dielectric stack, the modified first gate dielectric stack defining the first work function, providing a first metal gate electrode layer on the modified first gate dielectric stack, and patterning the first metal gate electrode layer and the modified first gate dielectric stack.
    Type: Application
    Filed: January 8, 2010
    Publication date: September 2, 2010
    Applicants: IMEC, Taiwan Semiconductor Manufacturing Company, Ltd., Panasonic Corporation
    Inventors: Joshua Tseng, Yasutoshi Okuno, Lars-Ake Ragnarsson, Tom Schram, Stefan Kubicek, Thomas Y. Hoffmann, Naohisa Sengoku
  • Publication number: 20100065815
    Abstract: A method (and resultant structure) of forming a semiconductor structure, includes forming a mixed rare earth oxide on silicon. The mixed rare earth oxide is lattice-matched to silicon.
    Type: Application
    Filed: November 18, 2009
    Publication date: March 18, 2010
    Applicant: International Business Machines Corporation
    Inventors: Nestor Alexander Bojarczuk, JR., Douglas Andrew Buchanan, Supratik Guha, Vijay Narayanan, Lars-Ake Ragnarsson
  • Patent number: 7648864
    Abstract: A method (and resultant structure) of forming a semiconductor structure, includes forming a mixed rare earth oxide on silicon. The mixed rare earth oxide is lattice-matched to silicon.
    Type: Grant
    Filed: August 22, 2008
    Date of Patent: January 19, 2010
    Assignee: International Business Machines Corporation
    Inventors: Nestor Alexander Bojarczuk, Jr., Douglas Andrew Buchanan, Supratik Guha, Vijay Narayanan, Lars-Ake Ragnarsson
  • Patent number: 7579285
    Abstract: The invention is related to an ALD method for depositing a layer including the steps of a) providing a semiconductor substrate in a reactor; b) providing a pulse of a first precursor gas into the reactor; c) providing a pulse of a second precursor gas into the reactor; d) providing an inert atmosphere in the reactor; and e) repeating step b) through step d), wherein at least once during step d) the semiconductor substrate is exposed to UV irradiation.
    Type: Grant
    Filed: July 10, 2006
    Date of Patent: August 25, 2009
    Assignee: IMEC
    Inventors: Paul Zimmerman, Matty Caymax, Stefan De Gendt, Annelies Delabie, Lars-Ake Ragnarsson
  • Publication number: 20090090971
    Abstract: A semiconductor device is disclosed. The device comprises a first MOSFET transistor. The transistor comprises a substrate, a first high-k dielectric layer upon the substrate, a first dielectric capping layer upon the first high-k dielectric, and a first gate electrode made of a semiconductor material of a first doping level and a first conductivity type upon the first dielectric capping layer. The first dielectric capping layer comprises Scandium.
    Type: Application
    Filed: September 18, 2008
    Publication date: April 9, 2009
    Applicants: Interuniversitair Microelektronica Centrum vzw (IMEC), TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Shih-Hsun Chang, Lars-Ake Ragnarsson
  • Patent number: 7488640
    Abstract: A structure (e.g., field effect transistor) and a method for making the structure, include a substrate having a source region, a drain region, and a channel region therebetween, an insulating layer disposed over the channel region, the insulating layer including a layer including aluminum nitride disposed over the channel region, and a gate electrode disposed over the insulating layer.
    Type: Grant
    Filed: October 29, 2004
    Date of Patent: February 10, 2009
    Assignee: International Business Machines Corporation
    Inventors: Nestor A. Bojarczuk, Jr., Eduard Cartier, Supratik Guha, Lars-Ake Ragnarsson
  • Publication number: 20080308831
    Abstract: A method (and resultant structure) of forming a semiconductor structure, includes forming a mixed rare earth oxide on silicon. The mixed rare earth oxide is lattice-matched to silicon.
    Type: Application
    Filed: August 22, 2008
    Publication date: December 18, 2008
    Applicant: International Business Machines Corporation
    Inventors: Nestor Alexander Bojarczuk, JR., Douglas Andrew Buchanan, Supratik Guha, Vijay Narayanan, Lars-Ake Ragnarsson
  • Publication number: 20080308881
    Abstract: The present disclosure relates to methods for forming a gate stack in a MOSFET device and to MOSFET devices obtainable through such methods. In exemplary methods described herein, a rare-earth-containing layer is deposited on a layer of a silicon-containing dielectric material. Before these layers are annealed, a gate electrode material is deposited on the rare-earth-containing layer. Annealing is performed after the deposition of the gate electrode material, such that a rare earth silicate layer is formed.
    Type: Application
    Filed: January 10, 2008
    Publication date: December 18, 2008
    Applicants: INTERUNIVERSITAIR MICROELEKTRONICA CENTRUM (IMEC), TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Stefan De Gendt, Lars-Ake Ragnarsson, Sven Van Elshocht, Shih-Hsun Chang, Christoph Adelmann, Tom Schram
  • Publication number: 20080265380
    Abstract: One inventive aspect relates to a method for fabricating a high-k dielectric layer. The method comprises depositing onto a substrate a layer of a high-k dielectric material having a first thickness. The high-k dielectric material has a bulk density value and the first thickness is so that the high-k dielectric layer has a density of at least the bulk density value of the high-k dielectric material minus about 10%. The method further comprises thinning the high-k dielectric layer to a second thickness. Another inventive aspect relates to a semiconductor device comprising a high-k dielectric layer as fabricated by the method.
    Type: Application
    Filed: April 16, 2008
    Publication date: October 30, 2008
    Applicants: Interuniversitair Microelektronica Centrum VZW (IMEC), Matsushita Electric Industrial Co., Ltd.
    Inventors: Lars-Ake Ragnarsson, Paul Zimmerman, Kazuhiko Yamamoto, Tom Schram, Wim Deweerd, David Brunco, Stefan De Gendt, Wilfried Vandervorst
  • Publication number: 20080254605
    Abstract: One inventive aspect is related to a method of minimizing the final thickness of an interfacial oxide layer between a semiconductor material and a high dielectric constant material. The method comprises depositing a covering layer on the high dielectric constant material. The method further comprises removing adsorbed/absorbed water from the high dielectric constant material prior to depositing the covering layer. The removal of adsorbed/absorbed water is preferably done by a degas treatment. The covering layer may be a gate electrode or a spacer dielectric.
    Type: Application
    Filed: April 16, 2007
    Publication date: October 16, 2008
    Applicants: Interuniversitair Microelektronica Centrum (IMEC), Intel Corporation
    Inventors: David Brunco, Lars-Ake Ragnarsson, Stefan De Gendt, Zsolt Tokei
  • Patent number: 7432550
    Abstract: A method (and resultant structure) of forming a semiconductor structure, includes forming a mixed rare earth oxide on silicon. The mixed rare earth oxide is lattice-matched to silicon.
    Type: Grant
    Filed: November 30, 2004
    Date of Patent: October 7, 2008
    Assignee: International Business Machines Corporation
    Inventors: Nestor Alexander Bojarczuk, Jr., Douglas Andrew Buchanan, Supratik Guha, Vijay Narayanan, Lars-Ake Ragnarsson
  • Publication number: 20070049045
    Abstract: The invention is related to an ALD method for depositing a layer comprising the steps of a) providing a semiconductor substrate in a reactor; b) providing a pulse of a first precursor gas into the reactor; c) providing a pulse of a second precursor gas into the reactor; d) providing an inert atmosphere in the reactor; and e) repeating step b) through step d), wherein at least once during step d) the semiconductor substrate is exposed to UV irradiation.
    Type: Application
    Filed: July 10, 2006
    Publication date: March 1, 2007
    Inventors: Paul Zimmerman, Matty Caymax, Stefan Gendt, Annelies Delabie, Lars-Ake Ragnarsson
  • Patent number: 7169674
    Abstract: A diffusion barrier (and method for forming the diffusion barrier) for a field-effect transistor having a channel region and a gate electrode, includes an insulating material being disposed over the channel region. The insulating material includes nitrogen (N), and is disposed under the gate electrode. The insulating material can be provided either as a layer or distributed within a gate dielectric material disposed under the gate electrode.
    Type: Grant
    Filed: February 28, 2005
    Date of Patent: January 30, 2007
    Assignee: International Business Machines Corporation
    Inventors: Nestor Alexander Bojarczuk, Jr., Kevin Kok Chan, Christopher Peter D'Emic, Evgeni Gousev, Supratik Guha, Paul C. Jamison, Lars-Ake Ragnarsson
  • Publication number: 20050156257
    Abstract: A diffusion barrier (and method for forming the diffusion barrier) for a field-effect transistor having a channel region and a gate electrode, includes an insulating material being disposed over the channel region. The insulating material includes nitrogen (N), and is disposed under the gate electrode. The insulating material can be provided either as a layer or distributed within a gate dielectric material disposed under the gate electrode.
    Type: Application
    Filed: February 28, 2005
    Publication date: July 21, 2005
    Applicant: International Business Machines Corporation
    Inventors: Nestor Bojarczuk, Kevin Chan, Christopher D'Emic, Evgeni Gousev, Supratik Guha, Paul Jamison, Lars-Ake Ragnarsson
  • Patent number: 6891231
    Abstract: A diffusion barrier (and method for forming the diffusion barrier) for a field-effect transistor having a channel region and a gate electrode, includes an insulating material being disposed over the channel region. The insulating material includes nitrogen (N), and is disposed under the gate electrode. The insulating material can be provided either as a layer or distributed within a gate dielectric material disposed under the gate electrode.
    Type: Grant
    Filed: June 13, 2001
    Date of Patent: May 10, 2005
    Assignee: International Business Machines Corporation
    Inventors: Nestor Alexander Bojarczuk, Jr., Kevin Kok Chan, Christopher Peter D'Emic, Evgeni Gousev, Supratik Guha, Paul C. Jamison, Lars-Ake Ragnarsson
  • Publication number: 20050095815
    Abstract: A method (and resultant structure) of forming a semiconductor structure, includes forming a mixed rare earth oxide on silicon. The mixed rare earth oxide is lattice-matched to silicon.
    Type: Application
    Filed: November 30, 2004
    Publication date: May 5, 2005
    Applicant: International Business Machines Corporation
    Inventors: Nestor Bojarczuk, Douglas Buchanan, Supratik Guha, Vijay Narayanan, Lars-Ake Ragnarsson
  • Publication number: 20050087821
    Abstract: A structure (e.g., field effect transistor) and a method for making the structure, include a substrate having a source region, a drain region, and a channel region therebetween, an insulating layer disposed over the channel region, the insulating layer including a layer including aluminum nitride disposed over the channel region, and a gate electrode disposed over the insulating layer.
    Type: Application
    Filed: October 29, 2004
    Publication date: April 28, 2005
    Applicant: International Business Machines Corporation
    Inventors: Nestor Bojarczuk, Eduard Cartier, Supratik Guha, Lars-Ake Ragnarsson
  • Patent number: 6852575
    Abstract: A method (and resultant structure) of forming a semiconductor structure, includes forming a mixed rare earth oxide on silicon. The mixed rare earth oxide is lattice-matched to silicon.
    Type: Grant
    Filed: July 5, 2001
    Date of Patent: February 8, 2005
    Assignee: International Business Machines Corporation
    Inventors: Nestor Alexander Bojarczuk, Jr., Douglas Andrew Buchanan, Supratik Guha, Vijay Narayanan, Lars-Ake Ragnarsson
  • Patent number: 6831339
    Abstract: A structure (e.g., field effect transistor) and a method for making the structure, include a substrate having a source region, a drain region, and a channel region therebetween, an insulating layer disposed over the channel region, the insulating layer including a layer including aluminum nitride disposed over the channel region, and a gate electrode disposed over the insulating layer.
    Type: Grant
    Filed: January 8, 2001
    Date of Patent: December 14, 2004
    Assignee: International Business Machines Corporation
    Inventors: Nestor A. Bojarczuk, Jr., Eduard Cartier, Supratik Guha, Lars-Ake Ragnarsson