Patents by Inventor Lawrence H. Sasaki
Lawrence H. Sasaki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 8762619Abstract: A display device that has multiple inputs for receiving video data and peripheral data from multiple computing devices, and an output for attaching a peripheral. The display is operable in one of two states, to provide both a video and peripheral signal paths between a selected one of the interconnected computing devices and the display's panel and attached peripherals. At any given time only one of the computing devices may utilize both the display and any attached peripherals. Exemplary embodiments may handle video and peripheral data streams received from a computing device over a single physical link.Type: GrantFiled: January 20, 2011Date of Patent: June 24, 2014Assignee: ATI Technologies ULCInventors: Lawrence H. Sasaki, David Glen
-
Patent number: 8296693Abstract: An apparatus for verifying an operation of a hardware descriptor program under test includes a lexical analyzer, a parsing engine and a generator. The lexical analyzer receives input/output (I/O) information of hardware descriptor language code that represents a circuit description of an integrated circuit to be tested. The lexical analyzer performs lexical analysis on the I/O information of the hardware descriptor language code so as to generate a stream of tokens. The parsing engine interprets the stream of tokens representing the I/O information of the hardware descriptor language code based on an interpretation of rules required to test a plurality of functions capable of being executed by the integrated circuit. The generator generates verification module code based on the interpretation of the stream of tokens representing the I/O information of the hardware descriptor language code and the rules interpretation.Type: GrantFiled: February 25, 2009Date of Patent: October 23, 2012Assignee: ATI Technologies ULCInventor: Lawrence H. Sasaki
-
Publication number: 20120191894Abstract: A display device that has multiple inputs for receiving video data and peripheral data from multiple computing devices, and an output for attaching a peripheral. The display is operable in one of two states, to provide both a video and peripheral signal paths between a selected one of the interconnected computing devices and the display's panel and attached peripherals. At any given time only one of the computing devices may utilize both the display and any attached peripherals. Exemplary embodiments may handle video and peripheral data streams received from a computing device over a single physical link.Type: ApplicationFiled: January 20, 2011Publication date: July 26, 2012Applicant: ATI TECHNOLOGIES ULCInventors: Lawrence H. Sasaki, David Glen
-
Publication number: 20100218149Abstract: An apparatus for verifying an operation of a hardware descriptor program under test includes a lexical analyzer, a parsing engine and a generator. The lexical analyzer receives input/output (I/O) information of hardware descriptor language code that represents a circuit description of an integrated circuit to be tested. The lexical analyzer performs lexical analysis on the I/O information of the hardware descriptor language code so as to generate a stream of tokens. The parsing engine interprets the stream of tokens representing the I/O information of the hardware descriptor language code based on an interpretation of rules required to test a plurality of functions capable of being executed by the integrated circuit. The generator generates verification module code based on the interpretation of the stream of tokens representing the I/O information of the hardware descriptor language code and the rules interpretation.Type: ApplicationFiled: February 25, 2009Publication date: August 26, 2010Applicant: ATI Technologies ULCInventor: Lawrence H. Sasaki
-
Patent number: 5578944Abstract: An apparatus includes an IC chip with a signal transmitter and an IC chip with a signal receiver, both chips being mounted on a printed circuit board and being connected via conductors on the board. The signal transmitter has a voltage-current converter and a high output impedance current amplifier. The signal receiver has a current-voltage converter. The voltage-current converter converts the voltage of the digital signal to current which in turn is amplified by the high output impedance current amplifier. The amplified current flows via the conductors in the receiver. The digital signal is transferred via the conductors on the current basis. Due to the transmission of the digital signal of current from the signal transmitter to the signal receiver via the conductors, signal spikes while transmitting are reduced and noise immunity is improved. Also, EMI (electromagnetic interference) emission is reduced and power dissipation is small.Type: GrantFiled: October 13, 1995Date of Patent: November 26, 1996Assignee: Northern Telecom LimitedInventor: Lawrence H. Sasaki
-
Patent number: 5578943Abstract: An apparatus includes an IC chip with a signal transmitter and an IC chip with a signal receiver, both chips being mounted on a printed circuit board and being connected via conductors on the board. The signal transmitter has a voltage-current converter and a high output impedance current amplifier. The signal receiver has a current-voltage converter. The voltage-current converter converts the voltage of the digital signal to current which in turn is amplified by the high output impedance current amplifier. The amplified current flows via the conductors in the receiver. The digital signal is transferred via the conductors on the current basis. Due to the transmission of the digital signal of current from the signal transmitter to the signal receiver via the conductors, signal spikes while transmitting are reduced and noise immunity is improved. Also, EMI (electromagnetic interference) emission is reduced and power dissipation is small.Type: GrantFiled: January 5, 1995Date of Patent: November 26, 1996Assignee: Bell-Northern Research Ltd.Inventor: Lawrence H. Sasaki
-
Patent number: 5382838Abstract: A low power (10 mW), high-speed (50 Mb/s) digital driver is formed from three analogue components: level shifter to limit the output swing, waveshaper to limit the slew-rate of the output transition, and a Class AB output stage to buffer the signal. The components afford flexibility to meet the demands of different applications. The driver can be limited to 1V swing for terminated applications such as for backplanes, or it can be limited to 1V swing for unterminated applications such as intraboard (PCB) communication.Type: GrantFiled: March 18, 1993Date of Patent: January 17, 1995Assignee: Northern Telecom LimitedInventors: Lawrence H. Sasaki, Anthony K. D. Brown
-
Patent number: 5063579Abstract: A scaler comprising a plurality of flip-flops, varies its frequency division to correct phase by 0.5 clock cycle. Each flip-flop is continuously and synchronously responsive to either a rising or a falling edge of the clock pulses. Normally, the scaler's state transits along one of two loops, which generate output pulses having identical repetition rates. When a control signal is applied, the scaler's state transits from one loop to the other, generating at least one output at an alternative repetition rate. The alternative repetition rate is either lower or higher than the identical repetition rate by an integral number of half cycles of the input clock pulses. Where there are two control signals, a lower or higher alternative repetition rate can be selected. Since the flip-flops are responsive to either edge of the clock pulses without clock gating interruptions, there is no jitter and the scaler's robustness is improved. Also the clock frequency can be effectively halved.Type: GrantFiled: May 11, 1990Date of Patent: November 5, 1991Assignee: Northern Telecom LimitedInventors: Lawrence H. Sasaki, Sun-Shiu D. Chan
-
Patent number: 4646289Abstract: Bidirectional communication of voice and data signals over a two wire telephone line interconnecting several telephone sets with a digital access circuit of a central data and voice communication facility is achieved by a frequency division multiplexing circuit that functions either as a set interface for a telephone or as a line card interface for the access circuit. Data message signals input to the multiplexing circuit are stored in a shift register for subsequent modulation of a carrier signal, but since only one interface may enter a transmission mode at one time transmission priority is assigned by a controller to the interface that first attempts transmission on an inactive line. All other interface then enter a monitor mode to listen but not act on the transmitted message.Type: GrantFiled: December 6, 1984Date of Patent: February 24, 1987Assignee: Northern Telecom LimitedInventors: Nicholas Tsiakas, Stephen K. Sunter, Ronald G. Wellard, Lawrence H. Sasaki