Patents by Inventor Lawrence Joseph Merkel

Lawrence Joseph Merkel has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5822765
    Abstract: A data processing system and method having a number of cache controllers coupled to a bus. A cache controller uses a buffer operably coupled to the bus for loading information from the bus. A status bit associated with a buffer indicates the buffer status. The cache controller has logic circuitry operably coupled to the bus and the buffer. The logic circuitry responds to a certain cache coherency operation by loading the buffer and waiting during a predetermined interval for a possible retry signal before further processing the operation.
    Type: Grant
    Filed: December 14, 1995
    Date of Patent: October 13, 1998
    Assignee: International Business Machines Corporation
    Inventors: Bryan David Boatright, Kurt Alan Feiste, Lawrence Joseph Merkel, Derek Edward Williams
  • Patent number: 5689198
    Abstract: A first inverter includes a first input coupled to a first input node. Also, the first inverter includes a first output coupled to an output node. Further, the first inverter includes a voltage node. A second inverter includes a second input coupled to a second input node. Moreover, the second inverter includes a second output coupled to the voltage node.
    Type: Grant
    Filed: December 18, 1995
    Date of Patent: November 18, 1997
    Assignee: International Business Machines Corporation
    Inventors: Lawrence Joseph Merkel, John Stephen Muhich
  • Patent number: 5640518
    Abstract: A mechanism is provided in a microprocessor bus interface to eliminate the turnabout in those cases where the same slave is involved in consecutive read data bus tenures or where the same master and slave are involved in consecutive write data bus tenures. A new optional signal is added to the bus interface, called pre-last transfer acknowledge. The signal is asserted by the slave one cycle before the last transfer acknowledge signal is asserted. The signal is intended to be received by the system's bus arbiter. If the current data tenure and the next data tenure are both read operations directed to the same slave (such as the memory controller) or both write operations from the same master to the same slave, then the arbiter may grant the data bus to the master of the next data tenure the cycle following the assertion of the pre-last transfer acknowledge indicator.
    Type: Grant
    Filed: January 18, 1996
    Date of Patent: June 17, 1997
    Assignee: International Business Machines Corporation
    Inventors: John Stephen Muhich, Ronald Xavier Arroyo, Charles Gordon Wright, Lawrence Joseph Merkel