Patents by Inventor Lee Choon Kuan
Lee Choon Kuan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 9673121Abstract: Disclosed is a carrierless chip package for integrated circuit devices, and various methods of make same. In one illustrative embodiment, the device includes an integrated circuit chip comprising an exposed backside surface defining a plane, a plurality of wire bonds that are conductively coupled to the integrated circuit chip, each of the plurality of wire bonds being conductively coupled to a conductive exposed portion, a portion of the conductive exposed portion being positioned in the plane defined by the backside surface, and an encapsulant material positioned adjacent the integrated circuit chip and the plurality of wire bonds.Type: GrantFiled: January 28, 2008Date of Patent: June 6, 2017Assignee: Micron Technology, Inc.Inventors: David J. Corisis, Lee Choon Kuan, Chong Chin Hui
-
Patent number: 9355992Abstract: A semiconductor device package includes a land grid array package. At least one semiconductor die is mounted to an interposer substrate, with bond pads of the semiconductor die connected to terminal pads on the same side of the interposer substrate as the at least one semiconductor die. Terminal pads of the interposer substrate may be electrically connected to either or both of a peripheral array pattern of lands and to a central, two-dimensional array pattern of pads, both array patterns located on the opposing side of the interposer substrate from the at least one semiconductor die. Additional components, active, passive or both, may be connected to pads of the two-dimensional array to provide a system-in-a-package. Lead fingers of a lead frame may be superimposed on the opposing side of the interposer substrate, bonded directly to the land grid array land and wire bonded to pads as desired for repair or to ease routing problems on the interposer.Type: GrantFiled: August 4, 2014Date of Patent: May 31, 2016Assignee: Micron Technology, Inc.Inventors: Lee Choon Kuan, David J. Corisis, Chin Hui Chong
-
Patent number: 9269695Abstract: Methods of manufacturing semiconductor device assemblies include attaching a back side of a first semiconductor die to a substrate and structurally and electrically coupling a first end of laterally extending conductive elements to conductive terminals on or in a surface of the substrate. Second ends of the laterally extending conductive elements are structurally and electrically coupled to bond pads on or in an active surface of the first semiconductor die. Conductive structures are structurally and electrically coupled to bond pads of a second semiconductor die. At least some of the conductive structures are aligned with at least some of the bond pads of the first semiconductor die. An active surface of the second semiconductor die faces an active surface of the first semiconductor die. At least some of the conductive structures are structurally and electrically coupled to at least some of the bond pads of the first semiconductor die.Type: GrantFiled: November 25, 2014Date of Patent: February 23, 2016Assignee: Micron Technology, Inc.Inventors: Eric Tan Swee Seng, Lee Choon Kuan
-
Publication number: 20150076679Abstract: Methods of manufacturing semiconductor device assemblies include attaching a back side of a first semiconductor die to a substrate and structurally and electrically coupling a first end of laterally extending conductive elements to conductive terminals on or in a surface of the substrate. Second ends of the laterally extending conductive elements are structurally and electrically coupled to bond pads on or in an active surface of the first semiconductor die. Conductive structures are structurally and electrically coupled to bond pads of a second semiconductor die. At least some of the conductive structures are aligned with at least some of the bond pads of the first semiconductor die. An active surface of the second semiconductor die faces an active surface of the first semiconductor die. At least some of the conductive structures are structurally and electrically coupled to at least some of the bond pads of the first semiconductor die.Type: ApplicationFiled: November 25, 2014Publication date: March 19, 2015Inventors: Eric Tan Swee Seng, Lee Choon Kuan
-
Publication number: 20140342476Abstract: A semiconductor device package includes a land grid array package. At least one semiconductor die is mounted to an interposer substrate, with bond pads of the semiconductor die connected to terminal pads on the same side of the interposer substrate as the at least one semiconductor die. Terminal pads of the interposer substrate may be electrically connected to either or both of a peripheral array pattern of lands and to a central, two-dimensional array pattern of pads, both array patterns located on the opposing side of the interposer substrate from the at least one semiconductor die. Additional components, active, passive or both, may be connected to pads of the two-dimensional array to provide a system-in-a-package. Lead fingers of a lead frame may be superimposed on the opposing side of the interposer substrate, bonded directly to the land grid array land and wire bonded to pads as desired for repair or to ease routing problems on the interposer.Type: ApplicationFiled: August 4, 2014Publication date: November 20, 2014Inventors: Lee Choon Kuan, David J. Corisis, Chin Hui Chong
-
Patent number: 8444044Abstract: A wire bonding apparatus includes a processing block, a bond head assembly and an infrared radiation source for selectively heating the bond pad areas of one or more semiconductor dies and/or bonding sites on a substrate. Methods for forming wire bonds using selective heating of the bond pad areas of one or more semiconductor dies and/or bonding sites on the substrate are also disclosed.Type: GrantFiled: April 4, 2008Date of Patent: May 21, 2013Assignee: Micron Technology, Inc.Inventors: Low Peng Wang, Mitchell Ong, Lee Choon Kuan
-
Publication number: 20130059419Abstract: A method for fabricating a chip-scale board-on-chip substrate, or redistribution element, includes forming conductive planes on opposite sides of a substrate. A first of the conductive planes includes two sets of bond fingers, conductive traces that extend from a first set of the bond fingers, and two sets of redistributed bond pads, including a first set to which the conductive traces lead. The second conductive plane includes conductive traces that extend from locations that are opposite from the second set of bond fingers toward locations that are opposite from the locations of the second set of redistributed bond pads. Conductive vias are formed through the second set of bond fingers to the conductive traces of the second conductive plane. In addition, conductive vias are also formed to electrically connect the conductive vias of the second conductive plane to their corresponding redistributed bond pads in the first conductive plane.Type: ApplicationFiled: September 12, 2012Publication date: March 7, 2013Applicant: MICRON TECHNOLOGY, INC.Inventors: Lee Choon Kuan, David J. Corisis, Chong Chin Hui
-
Patent number: 8384200Abstract: Semiconductor device assemblies include at least first and second semiconductor dice disposed in a face-to-face configuration. At least some of a plurality of conductive structures are electrically and structurally coupled to a bond pad of the first semiconductor die and a bond pad of the second semiconductor die. A first end of each of a plurality of laterally extending conductive elements may be structurally and electrically coupled to a conductive terminal of a substrate, and a second end of each laterally extending conductive element is structurally and electrically coupled to at least one of a bond pad of the first semiconductor die, a bond pad of the second semiconductor die, and a conductive structure. Methods include the fabrication of such assemblies. Electronic systems include at least one electronic signal processing device, at least one input or output device, and at least one memory device including such a semiconductor device assembly.Type: GrantFiled: February 22, 2006Date of Patent: February 26, 2013Assignee: Micron Technology, Inc.Inventors: Eric Tan Swee Seng, Lee Choon Kuan
-
Publication number: 20120108010Abstract: Stacked microelectronic devices and methods of manufacturing stacked microelectronic devices are disclosed herein. In one embodiment, a method of manufacturing a microelectronic device includes forming a plurality of electrically isolated, multi-tiered metal spacers on a front side of a first microelectronic die, and attaching a back-side surface of a second microelectronic die to individual metal spacers. In another embodiment, the method of manufacturing the microelectronic device may further include forming top-tier spacer elements on front-side wire bonds of the first die.Type: ApplicationFiled: January 9, 2012Publication date: May 3, 2012Applicant: Micron Technology, Inc.Inventors: Edmund Lua Koon Tian, Leow See Hiong, Lee Choon Kuan
-
Patent number: 8125092Abstract: A semiconductor device package includes a carrier, one or more semiconductor devices on the carrier, and a redistribution element above the uppermost of the one or more semiconductor devices. The redistribution element includes an array of contact pads that communicate with each semiconductor device of the package. The package may also include an encapsulant through which the contact pads of the redistribution element are at least electrically exposed. Methods for assembling and packaging semiconductor devices, as well as methods for assembling multiple packages, including methods for replacing the functionality of one or more defective semiconductor devices of a package according to embodiments of the present invention, are also disclosed.Type: GrantFiled: April 22, 2008Date of Patent: February 28, 2012Assignee: Micron Technology, Inc.Inventors: David J. Corisis, Lee Choon Kuan, Chong Chin Hui
-
Publication number: 20110266701Abstract: A device is disclosed which includes, in one illustrative example, an integrated circuit die having an active surface and a molded body extending around a perimeter of the die, the molded body having lips that are positioned above a portion of the active surface of the die. Another illustrative example includes an integrated circuit die having an active surface, a molded body extending around a perimeter of the die and a CTE buffer material formed around at least a portion of the perimeter of the die adjacent the active surface of the die, wherein the CTE buffer material is positioned between a portion of the die and a portion of the molded body and wherein the CTE buffer material has a coefficient of thermal expansion that is intermediate a coefficient of thermal expansion for the die and a coefficient of thermal expansion for the molded body.Type: ApplicationFiled: July 13, 2011Publication date: November 3, 2011Applicant: MICRON TECHNOLOGY, INC.Inventors: Ng Hong Wan, Lee Choon Kuan, David J. Corisis, Chong Chin Hui
-
Publication number: 20100284140Abstract: Electronic devices include a substrate with first and second pairs of conductive traces extending in or on the substrate. A first conductive interconnecting member extends through a hole in the substrate and communicates electrically with a first trace of each of the first and second pairs, while a second conductive interconnecting member extends through the hole and communicates electrically with the second trace of each of the first and second pairs. The first and second interconnecting members are separated from one another by a distance substantially equal to a distance separating the conductive traces in each pair. Electronic device assemblies include a transmitting device configured to transmit a differential signal through a conductive structure to a receiving device. The conductive structure includes first and second pair of conductive traces with first and second interconnecting members providing electrical communication therebetween.Type: ApplicationFiled: July 19, 2010Publication date: November 11, 2010Applicant: MICRON TECHNOLOGY, INC.Inventors: David J. Corisis, Lee Choon Kuan, Chin Hui Chong
-
Patent number: 7767913Abstract: Electronic devices include a substrate with first and second pairs of conductive traces extending in or on the substrate. A first conductive interconnecting member extends through a hole in the substrate and communicates electrically with a first trace of each of the first and second pairs, while a second conductive interconnecting member extends through the hole and communicates electrically with the second trace of each of the first and second pairs. The first and second interconnecting members are separated from one another by a distance substantially equal to a distance separating the conductive traces in each pair. Electronic device assemblies include a transmitting device configured to transmit a differential signal through a conductive structure to a receiving device. The conductive structure includes first and second pair of conductive traces with first and second interconnecting members providing electrical communication therebetween.Type: GrantFiled: February 22, 2006Date of Patent: August 3, 2010Assignee: Micron Technology, Inc.Inventors: David J. Corisis, Lee Choon Kuan, Chin Hui Chong
-
Patent number: 7691682Abstract: A device is disclosed which includes, in one illustrative example, an integrated circuit die having an active surface and a molded body extending around a perimeter of the die, the molded body having lips that are positioned above a portion of the active surface of the die. Another illustrative example includes an integrated circuit die having an active surface, a molded body extending around a perimeter of the die and a CTE buffer material formed around at least a portion of the perimeter of the die adjacent the active surface of the die, wherein the CTE buffer material is positioned between a portion of the die and a portion of the molded body and wherein the CTE buffer material has a coefficient of thermal expansion that is intermediate a coefficient of thermal expansion for the die and a coefficient of thermal expansion for the molded body.Type: GrantFiled: June 26, 2007Date of Patent: April 6, 2010Assignee: Micron Technology, Inc.Inventors: Ng Hong Wan, Lee Choon Kuan, David J. Corisis, Chong Chin Hui
-
Publication number: 20090236735Abstract: A semiconductor device package includes a carrier, one or more semiconductor devices on the carrier, and a redistribution element above the uppermost of the one or more semiconductor devices. The redistribution element includes an array of contact pads that communicate with each semiconductor device of the package. The package may also include an encapsulant through which the contact pads of the redistribution element are at least electrically exposed. Methods for assembling and packaging semiconductor devices, as well as methods for assembling multiple packages, including methods for replacing the functionality of one or more defective semiconductor devices of a package according to embodiments of the present invention, are also disclosed.Type: ApplicationFiled: April 22, 2008Publication date: September 24, 2009Applicant: MICRON TECHNOLOGY, INC.Inventors: David J. Corisis, Lee Choon Kuan, Chong Chin Hui
-
Publication number: 20090223937Abstract: A wire bonding apparatus includes a processing block, a bond head assembly and an infrared radiation source for selectively heating the bond pad areas of one or more semiconductor dies and/or bonding sites on a substrate. Methods for forming wire bonds using selective heating of the bond pad areas of one or more semiconductor dies and/or bonding sites on the substrate are also disclosed.Type: ApplicationFiled: April 4, 2008Publication date: September 10, 2009Applicant: MICRON TECHNOLOGY, INC.Inventors: Low Peng Wang, Mitchell Ong, Lee Choon Kuan
-
Publication number: 20090218677Abstract: A method for fabricating a chip-scale board-on-chip substrate, or redistribution element, includes forming conductive planes on opposite sides of a substrate. A first of the conductive planes includes two sets of bond fingers, conductive traces that extend from a first set of the bond fingers, and two sets of redistributed bond pads, including a first set to which the conductive traces lead. The second conductive plane includes conductive traces that extend from locations that are opposite from the second set of bond fingers toward locations that are opposite from the locations of the second set of redistributed bond pads. Conductive vias are formed through the second set of bond fingers to the conductive traces of the second conductive plane. In addition, conductive vias are also formed to electrically connect the conductive vias of the second conductive plane to their corresponding redistributed bond pads in the first conductive plane.Type: ApplicationFiled: April 21, 2008Publication date: September 3, 2009Applicant: MICRON TECHNOLOGY, INC.Inventors: Lee Choon Kuan, David J. Corisis, Chong Chin Hui
-
Patent number: 7504285Abstract: Disclosed is a carrierless chip package for integrated circuit devices, and various methods of make same. In one illustrative embodiment, the device includes an integrated circuit chip comprising an exposed backside surface defining a plane, a plurality of wire bonds that are conductively coupled to the integrated circuit chip, each of the plurality of wire bonds being conductively coupled to a conductive exposed portion, a portion of the conductive exposed portion being positioned in the plane defined by the backside surface, and an encapsulant material positioned adjacent the integrated circuit chip and the plurality of wire bonds.Type: GrantFiled: February 21, 2007Date of Patent: March 17, 2009Assignee: Micron Technology, Inc.Inventors: David J. Corisis, Lee Choon Kuan, Chong Chin Hui
-
Publication number: 20090045496Abstract: Stacked microelectronic devices and methods of manufacturing stacked microelectronic devices are disclosed herein. In one embodiment, a method of manufacturing a microelectronic device includes forming a plurality of electrically isolated, multi-tiered metal spacers on a front side of a first microelectronic die, and attaching a back-side surface of a second microelectronic die to individual metal spacers. In another embodiment, the method of manufacturing the microelectronic device may further include forming top-tier spacer elements on front-side wire bonds of the first die.Type: ApplicationFiled: October 12, 2007Publication date: February 19, 2009Applicant: Micron Technology, Inc.Inventors: Edmund Lua Tian, Leow See Hiong, Lee Choon Kuan
-
Publication number: 20090011541Abstract: Stacked microelectronic devices and methods for manufacturing microelectronic devices are disclosed herein. An embodiment of one such microelectronic device can include a support member and a first known good microelectronic die attached to the support member. The first die includes an active side, a back side opposite the active side, a first terminal at the active side, and integrated circuitry electrically coupled to the first terminal. The first die also includes a first redistribution structure at the active side of the first die. The microelectronic device can also include a second known good microelectronic die attached to the first die in a stacked configuration such that a back side of the second die is facing the support member and an active side of the second die faces away from the support member. The second die includes a second redistribution structure at the active side of the second die.Type: ApplicationFiled: September 16, 2008Publication date: January 8, 2009Applicant: MICRON TECHNOLOGY, INC.Inventors: David J. Corisis, Chong Chin Hui, Lee Choon Kuan