Patents by Inventor Lee Kian Chai

Lee Kian Chai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7550315
    Abstract: A semiconductor package includes a substrate formed of a board material, a semiconductor die bonded to the substrate, and an encapsulant on the die. The package also includes an array of external contacts formed as multi layered metal bumps that include a base layer, a bump layer, and a non-oxidizing outer layer. The external contacts are smaller and more uniform than conventional solder balls, and can be fabricated using low temperature deposition processes, such that package warpage is decreased. Further, the external contacts can be shaped by etching to have generally planar tip portions that facilitate bonding to electrodes of a supporting substrate. Die contacts on the substrate can also be formed as multi layered metal bumps having generally planar tip portions, such that the die can be flip chip mounted to the substrate.
    Type: Grant
    Filed: July 22, 2007
    Date of Patent: June 23, 2009
    Assignee: Micron Technology, Inc.
    Inventors: Victor Tan Cher ′Khng, Lee Kian Chai
  • Patent number: 7465488
    Abstract: A package including a package substrate, a die-substrate assembly including a substrate including a plurality of layers including a layer having a mesh to stiffen the substrate adapted to mount one or more dice, one or more dice mounted on the substrate and a molding compound to attach the substrate to the package substrate. Various embodiments include a method comprising providing a substrate including a layer having an outer surface, depositing a metal layer on the outer surface, and etching the metal layer to form an opening, the opening enclosing an area on the outer surface to mount one or more dice.
    Type: Grant
    Filed: July 13, 2006
    Date of Patent: December 16, 2008
    Assignee: Micron Technology, Inc.
    Inventors: Lee Choon Kuan, Lee Kian Chai
  • Patent number: 7253022
    Abstract: A semiconductor package includes a substrate formed of a board material, a semiconductor die bonded to the substrate, and an encapsulant on the die. The package also includes an array of external contacts formed as multi layered metal bumps that include a base layer, a bump layer, and a non-oxidizing outer layer. The external contacts are smaller and more uniform than conventional solder balls, and can be fabricated using low temperature deposition processes, such that package warpage is decreased. Further, the external contacts can be shaped by etching to have generally planar tip portions that facilitate bonding to electrodes of a supporting substrate. Die contacts on the substrate can also be formed as multi layered metal bumps having generally planar tip portions, such that the die can be flip chip mounted to the substrate.
    Type: Grant
    Filed: June 14, 2004
    Date of Patent: August 7, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Victor Tan Cher 'Khng, Lee Kian Chai
  • Patent number: 7235872
    Abstract: A package including a package substrate, a die-substrate assembly including a substrate including a plurality of layers including a layer having a mesh to stiffen the substrate adapted to mount one or more dice, one or more dice mounted on the substrate and a molding compound to attach the substrate to the package substrate.
    Type: Grant
    Filed: August 31, 2004
    Date of Patent: June 26, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Lee Choon Kuan, Lee Kian Chai
  • Patent number: 7208828
    Abstract: A semiconductor package includes a substrate formed of a board material, a semiconductor die bonded to the substrate, and an encapsulant on the die. The package also includes an array of external contacts formed as multi layered metal bumps that include a base layer, a bump layer, and a non-oxidizing outer layer. The external contacts are smaller and more uniform than conventional solder balls, and can be fabricated using low temperature deposition processes, such that package warpage is decreased. Further, the external contacts can be shaped by etching to have generally planar tip portions that facilitate bonding to electrodes of a supporting substrate. Die contacts on the substrate can also be formed as multi layered metal bumps having generally planar tip portions, such that the die can be flip chip mounted to the substrate.
    Type: Grant
    Filed: April 8, 2005
    Date of Patent: April 24, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Victor Tan Cher 'Khng, Lee Kian Chai
  • Patent number: 7202556
    Abstract: A semiconductor package includes a substrate formed of a board material, a semiconductor die bonded to the substrate, and an encapsulant on the die. The package also includes an array of external contacts formed as multi layered metal bumps that include a base layer, a bump layer, and a non-oxidizing outer layer. The external contacts are smaller and more uniform than conventional solder balls, and can be fabricated using low temperature deposition processes, such that package warpage is decreased. Further, the external contacts can be shaped by etching to have generally planar tip portions that facilitate bonding to electrodes of a supporting substrate. Die contacts on the substrate can also be formed as multi layered metal bumps having generally planar tip portions, such that the die can be flip chip mounted to the substrate.
    Type: Grant
    Filed: December 20, 2001
    Date of Patent: April 10, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Victor Tan Cher 'Khng, Lee Kian Chai
  • Patent number: 7161236
    Abstract: A package including a package substrate, a die-substrate assembly including a substrate including a plurality of layers including a layer having a mesh to stiffen the substrate adapted to mount one or more dice, one or more dice mounted on the substrate and a molding compound to attach the substrate to the package substrate.
    Type: Grant
    Filed: April 8, 2002
    Date of Patent: January 9, 2007
    Assignee: Micron Technology, Inc.
    Inventors: Lee Choon Kuan, Lee Kian Chai
  • Publication number: 20040232564
    Abstract: A semiconductor package includes a substrate formed of a board material, a semiconductor die bonded to the substrate, and an encapsulant on the die. The package also includes an array of external contacts formed as multi layered metal bumps that include a base layer, a bump layer, and a non-oxidizing outer layer. The external contacts are smaller and more uniform than conventional solder balls, and can be fabricated using low temperature deposition processes, such that package warpage is decreased. Further, the external contacts can be shaped by etching to have generally planar tip portions that facilitate bonding to electrodes of a supporting substrate. Die contacts on the substrate can also be formed as multi layered metal bumps having generally planar tip portions, such that the die can be flip chip mounted to the substrate.
    Type: Application
    Filed: June 14, 2004
    Publication date: November 25, 2004
    Inventors: Victor Tan Cher 'Khng, Lee Kian Chai
  • Patent number: 6781248
    Abstract: A method for packaging semiconductor device assemblies. An assembly is formed which includes a semiconductor die, a tape positioned over the active surface of the die, and a substrate element positioned on an opposite side of the tape from the die. Bond pads of the die are exposed through a slot formed through the tape and an aligned opening formed through the substrate element facilitate the extension of intermediate conductive elements from the bond pads and through the slot and opening, to corresponding contact areas on the substrate element. One or both ends of the slot extend beyond an outer periphery of the die to facilitate introduction of an encapsulant material into a channel or receptacles defined by the slot, opening, and active surface of the semiconductor die. Prior to encapsulation, the side of the opening of the substrate element is sealed opposite the tape with a coverlay to contain the encapsulant material within the channel or receptacle.
    Type: Grant
    Filed: July 27, 2001
    Date of Patent: August 24, 2004
    Assignee: Micron Technology, Inc.
    Inventors: Chong Chin Hui, Lee Kian Chai, Jason Pittam
  • Patent number: 6638792
    Abstract: A BOC (board-on-chip) semiconductor package includes a semiconductor die having die contacts, a substrate bonded circuit side down to the die, and an adhesive layer bonding the substrate to the die. The substrate includes a circuit side having a pattern of conductors and wire bonding sites, and a back side having an array of external contacts (e.g., BGA solder balls) in electrical communication with the conductors. The bonding sites on the conductors overhang the peripheral edges of the substrate such that access is provided for bonding wires to the bonding sites and to the die contacts. Because the substrate is bonded circuit side down to the die, a loop height of the wires, and an overall height (profile) of the package are reduced by a thickness of the substrate. In addition, a planarity of molded segments that encapsulate the wires is improved, and mold bleed during molding of the molded segments is reduced.
    Type: Grant
    Filed: January 17, 2002
    Date of Patent: October 28, 2003
    Assignee: Micron Technology, Inc.
    Inventors: Chong Chin Hui, Lee Choon Kian, Lee Kian Chai
  • Publication number: 20030116866
    Abstract: A semiconductor package includes a substrate formed of a board material, a semiconductor die bonded to the substrate, and an encapsulant on the die. The package also includes an array of external contacts formed as multi layered metal bumps that include a base layer, a bump layer, and a non-oxidizing outer layer. The external contacts are smaller and more uniform than conventional solder balls, and can be fabricated using low temperature deposition processes, such that package warpage is decreased. Further, the external contacts can be shaped by etching to have generally planar tip portions that facilitate bonding to electrodes of a supporting substrate. Die contacts on the substrate can also be formed as multi layered metal bumps having generally planar tip portions, such that the die can be flip chip mounted to the substrate.
    Type: Application
    Filed: December 20, 2001
    Publication date: June 26, 2003
    Inventors: Victor Tan Cher 'Khng, Lee Kian Chai
  • Publication number: 20030047797
    Abstract: A package including a package substrate, a die-substrate assembly including a substrate including a plurality of layers including a layer having a mesh to stiffen the substrate adapted to mount one or more dice, one or more dice mounted on the substrate and a molding compound to attach the substrate to the package substrate.
    Type: Application
    Filed: April 8, 2002
    Publication date: March 13, 2003
    Applicant: Micron Technology, Inc.
    Inventors: Lee Choon Kuan, Lee Kian Chai
  • Patent number: 6507114
    Abstract: A BOC (board-on-chip) semiconductor package includes a semiconductor die having die contacts, a substrate bonded circuit side down to the die, and an adhesive layer bonding the substrate to the die. The substrate includes a circuit side having a pattern of conductors and wire bonding sites, and a back side having an array of external contacts (e.g., BGA solder balls) in electrical communication with the conductors. The bonding sites on the conductors overhang the peripheral edges of the substrate such that access is provided for bonding wires to the bonding sites and to the die contacts. Because the substrate is bonded circuit side down to the die, a loop height of the wires, and an overall height (profile) of the package are reduced by a thickness of the substrate. In addition, a planarity of molded segments that encapsulate the wires is improved, and mold bleed during molding of the molded segments is reduced.
    Type: Grant
    Filed: January 30, 2001
    Date of Patent: January 14, 2003
    Assignee: Micron Technology, Inc.
    Inventors: Chong Chin Hui, Lee Choon Kuan, Lee Kian Chai
  • Publication number: 20020172024
    Abstract: A method for packaging semiconductor device assemblies. An assembly is formed which includes a semiconductor die, a tape positioned over the active surface of the die, and a substrate element positioned on an opposite side of the tape from the die. Bond pads of the die are exposed through a slot formed through the tape and an aligned an opening formed through the substrate element facilitate the extension of intermediate conductive elements from the bond pads and through the slot and opening, to corresponding contact areas on the substrate element. One or both ends of the slot extend beyond an outer periphery of the die to facilitate introduction of an encapsulant material into a channel or receptacles defined by the slot, opening, and active surface of the semiconductor die. Prior to encapsulation, the side of the opening of the substrate element is sealed opposite the tape with a coverlay to contain the encapsulant material within the channel or receptacle.
    Type: Application
    Filed: July 27, 2001
    Publication date: November 21, 2002
    Inventors: Chong Chin Hui, Lee Kian Chai, Jason Pittam
  • Publication number: 20020100976
    Abstract: A BOC (board-on-chip) semiconductor package includes a semiconductor die having die contacts, a substrate bonded circuit side down to the die, and an adhesive layer bonding the substrate to the die. The substrate includes a circuit side having a pattern of conductors and wire bonding sites, and a back side having an array of external contacts (e.g., BGA solder balls) in electrical communication with the conductors. The bonding sites on the conductors overhang the peripheral edges of the substrate such that access is provided for bonding wires to the bonding sites and to the die contacts. Because the substrate is bonded circuit side down to the die, a loop height of the wires, and an overall height (profile) of the package are reduced by a thickness of the substrate. In addition, a planarity of molded segments that encapsulate the wires is improved, and mold bleed during molding of the molded segments is reduced.
    Type: Application
    Filed: January 30, 2001
    Publication date: August 1, 2002
    Inventors: Chong Chin Hui, Lee Choon Kuan, Lee Kian Chai
  • Publication number: 20020102831
    Abstract: A BOC (board-on-chip) semiconductor package includes a semiconductor die having die contacts, a substrate bonded circuit side down to the die, and an adhesive layer bonding the substrate to the die. The substrate includes a circuit side having a pattern of conductors and wire bonding sites, and a back side having an array of external contacts (e.g., BGA solder balls) in electrical communication with the conductors. The bonding sites on the conductors overhang the peripheral edges of the substrate such that access is provided for bonding wires to the bonding sites and to the die contacts. Because the substrate is bonded circuit side down to the die, a loop height of the wires, and an overall height (profile) of the package are reduced by a thickness of the substrate. In addition, a planarity of molded segments that encapsulate the wires is improved, and mold bleed during molding of the molded segments is reduced.
    Type: Application
    Filed: January 17, 2002
    Publication date: August 1, 2002
    Inventors: Chong Chin Hui, Lee Choon Kuan, Lee Kian Chai