Patents by Inventor Leo Stroth

Leo Stroth has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6261915
    Abstract: A method of forming an integrated circuit device including at least one polysilicon resistor 10 is disclosed herein. A polysilicon layer 24 is formed, possibly over a field oxide 12. The polysilicon layer 24 is then doped to achieve a selected sheet resistance. An insulating layer 18 (e.g., an oxide, a nitride, or a combination thereof) is then formed over the polysilicon layer 24. The insulating layer 18 is patterned and etched to define a resistor body 14 in the underlying polysilicon layer 24. The polysilicon layer 24 is then patterned and etched to define first and second resistor heads 16 abutting the resistor body 14 while simultaneously at least one polysilicon element 28 of a second electronic device is formed. Other systems and methods are also disclosed.
    Type: Grant
    Filed: May 23, 1994
    Date of Patent: July 17, 2001
    Assignee: Texas Instruments Incorporated
    Inventors: Robert H. Eklund, Robert H. Havemann, Leo Stroth
  • Patent number: 5465005
    Abstract: An integrated circuit device including at least one polysilicon resistor 10 is disclosed herein. A polysilicon layer 24 is formed, possibly over a field oxide 12. The polysilicon layer 24 is then doped to achieve a selected sheet resistance. An insulating layer 18 (e.g., an oxide, a nitride, or a combination thereof) is then formed over the polysilicon layer 24. The insulating layer 18 is patterned and etched to define a resistor body 14 in the underlying polysilicon layer 24. The polysilicon layer 24 is then patterned and etched to define first and second resistor heads 16 abutting the resistor body 14 while simultaneously at least one polysilicon element 28 of a second electronic device is formed. Other systems and methods are also disclosed.
    Type: Grant
    Filed: February 8, 1993
    Date of Patent: November 7, 1995
    Assignee: Texas Instruments Incorporated
    Inventors: Robert H. Eklund, Robert H. Havemann, Leo Stroth
  • Patent number: 5236857
    Abstract: A method of forming an integrated circuit device including at least one polysilicon resistor 10 is disclosed herein. A polysilicon layer 24 is formed, possibly over a field oxide 12. The polysilicon layer 24 is then doped to achieve a selected sheet resistance. An insulating layer 18 (e.g., an oxide, a nitride, or a combination thereof) is then formed over the polysilicon layer 24. The insulating layer 18 is patterned and etched to define a resistor body 14 in the underlying polysilicon layer 24. The polysilicon layer 24 is then patterned and etched to define first and second resistor heads 16 abutting the resistor body 14 while simultaneously at least one polysilicon element 28 of a second electronic device is formed. Other systems and methods are also disclosed.
    Type: Grant
    Filed: October 30, 1991
    Date of Patent: August 17, 1993
    Assignee: Texas Instruments Incorporated
    Inventors: Robert H. Eklund, Robert H. Havemann, Leo Stroth
  • Patent number: 4882293
    Abstract: A method is described of making an electrically programmable integrated circuit which comprises meltable contact bridges (22) between selected connecting points. In the method, firstly in a semiconductor substrate (10) by means of diffusion or ion implantation to obtain desired circuit functions a semiconductor structure with zones (12) of different conductivity type is formed. On the surface of the semiconductor structure a first protective layer (14) is formed in which contact windows (18) to the selected connecting points are then formed. On the surface of the first protective layer (14) and in the contact windoews (18) a through conductive layer (20) is made of a material forming the fusible contact bridges (22). Using a plasma etching method the conductive layer (20) is etched away so that only the contact bridges (22) with an associated connecting end (21) and conductor regions leading from the contact bridges (22) to the connecting points in the contact windows (18) remain.
    Type: Grant
    Filed: February 15, 1989
    Date of Patent: November 21, 1989
    Assignee: Texas Instruments Deutschland GmbH
    Inventors: Jorg Naumann, Thomas Sharnagl, Leo Stroth