Patents by Inventor Leon Kuo-Liang Peng
Leon Kuo-Liang Peng has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 8078189Abstract: In a method for providing location-based information over a network, a plurality of GPS reference data sets, corresponding to a plurality of respective local areas, are acquired at intervals such that each GPS reference data set is updated on a continuous basis. A plurality of aiding data sets are generated at intervals based on the respective GPS data sets, whereby each aiding data set is updated on a continuous basis. The generated aiding data sets are stored at intervals on a data-storing network server, whereby updated aiding data sets are available on a continuous basis for access by a requesting entity via communication with the data-storing network server.Type: GrantFiled: March 24, 2005Date of Patent: December 13, 2011Assignee: Sirf Technology, Inc.Inventors: Steve Chang, Ashutosh Pande, Lionel Jacques Garin, Kanwar Chadha, Leon Kuo-Liang Peng, Gengsheng Zhang, Nicolas Patrick Vantalon, Gregory Turetzky
-
Patent number: 8069314Abstract: A shared memory architecture for a GPS receiver, wherein a processing memory is shared among the different processing functions, such as the correlator signal processing, tracking processing, and other applications processing. The shared memory architecture within the GPS receiver provides the memory necessary for signal processing operations, such as the massively parallel processing, while conserving memory cost by re-using that same memory for other GPS and non-GPS applications. The shared memory architecture for a GPS receiver provided in accordance with the principles of this invention thereby significantly minimize the costly memory requirement often required of extremely fast signal acquisition of a GPS receiver.Type: GrantFiled: July 18, 2005Date of Patent: November 29, 2011Assignee: SiRF Technology, Inc.Inventors: Leon Kuo-Liang Peng, Henry D. Falk
-
Patent number: 7970411Abstract: An Aided Location Communication System (“ALCS”) is described that may include a geolocation server and a wireless communication device having a GPS section where the GPS receiver section is capable of being selectively switched between a standalone mode and at least one other mode for determining a geolocation of the wireless communications device. An Aided Location Communication Device (“ALCD”) is also described. The ALCD includes a position-determination section having a GPS receiver and a communication section where the position-determination section is selectively switchable between a GPS-standalone mode and at least one other mode for determining a geolocation of the ALCD.Type: GrantFiled: July 3, 2004Date of Patent: June 28, 2011Assignee: SiRF Technology, Inc.Inventors: Ashutosh Pande, Lionel Jacques Garin, Kanwar Chadha, Kurt Christian Schmidt, Leon Kuo-Liang Peng, Gengsheng Zhang, Nicolas Patrick Vantalon, Gregory B. Turetzky
-
Patent number: 7970412Abstract: An Aided Location Communication System (“ALCS”) is described that may include a geolocation server and a wireless communication device having a GPS section where the GPS receiver section is capable of being selectively switched between a standalone mode and at least one other mode for determining a geolocation of the wireless communications device. An Aided Location Communication Device (“ALCD”) is also described. The ALCD includes a position-determination section having a GPS receiver and a communication section where the position-determination section is selectively switchable between a GPS-standalone mode and at least one other mode for determining a geolocation of the ALCD.Type: GrantFiled: July 20, 2005Date of Patent: June 28, 2011Assignee: SiRF Technology, Inc.Inventors: Ashutosh Pande, Lionel Jacques Garin, Kanwar Chadha, Kurt Christian Schmidt, Leon Kuo-Liang Peng, Gengsheng Zhang, Nicolas Patrick Vantalon, Gregory B. Turetzky
-
Patent number: 7929928Abstract: A frequency phase correction system and method are described that provides a receiver with a greater ability to lock onto relatively weak radio frequency signals by determining and estimating an amount of frequency error in a local frequency reference of the receiver, and using the error estimate to maintain frequency coherence with a received signal, thereby allowing tracking over a longer period of time, enabling longer integration times to capture weaker signals without losing frequency coherence.Type: GrantFiled: November 24, 2004Date of Patent: April 19, 2011Assignee: SiRF Technology Inc.Inventors: Daniel Babitch, Steven A. Gronemeyer, Lionel Garin, Ashutosh Pande, Leon Kuo-Liang Peng, Gengsheng Zhang, Nicolas Patrick Vantalon
-
Patent number: 7236883Abstract: The invention relates to an aided Global Positioning System (GPS) subsystem within a wireless device. The wireless device includes a wireless processing section capable of receiving signals from a wireless network and a GPS subsystem having a radio frequency (RF) front-end capable of receiving a GPS satellite signal. The wireless processing section of the wireless device receives an external clock and determines the offset between the clock in the wireless processing section and that of the external clock. The GPS subsystem then receives the offset information from the wireless processing section, information related to the nominal frequency of the wireless processing section clock and the wireless processing section clock. Using this information and the GPS clock in the GPS subsystem, the GPS subsystem determines an acquiring signal, which is related to a frequency offset between the GPS clock and the network clock.Type: GrantFiled: December 4, 2003Date of Patent: June 26, 2007Assignee: Sirf Technology, Inc.Inventors: Lionel Jacques Garin, Leon Kuo-Liang Peng, Gengsheng Zhang, Nicolas Patrick Vantalon
-
Patent number: 7091904Abstract: A tracker architecture for Global Positioning System (GPS) receivers is disclosed. A typical tracker comprises an RF front end and GPS architecture. The architecture comprises a bus structure, a Central Processing Unit (CPU) core, cache, RAM, and ROM memories, and a GPS engine that comprises a receiving, tracking, and demodulating engine for GPS and Wide Area Augmentation Service (WAAS) signals. The GPS architecture can couple to at least two different protocol interfaces via the bus structure, where the protocol interfaces are commonly used in different applications.Type: GrantFiled: July 18, 2002Date of Patent: August 15, 2006Assignee: SiRF Technology, Inc.Inventors: Nicolas Vantalon, Leon Kuo-Liang Peng, Gregory Turetzky
-
Patent number: 6930634Abstract: A shared memory architecture for a GPS receiver, wherein a processing memory is shared among the different processing functions, such as the correlator signal processing, tracking processing, and other applications processing. The shared memory architecture within the GPS receiver provides the memory necessary for signal processing operations, such as the massively parallel processing, while conserving memory cost by re-using that same memory for other GPS and non-GPS applications. The shared memory architecture for a GPS receiver provided in accordance with the principles of this invention thereby significantly minimize the costly memory requirement often required of extremely fast signal acquisition of a GPS receiver.Type: GrantFiled: December 4, 2002Date of Patent: August 16, 2005Assignee: SiRF Technology, Inc.Inventors: Leon Kuo-Liang Peng, Henry D. Falk
-
Publication number: 20040252049Abstract: A tracker architecture for Global Positioning System (GPS) receivers is disclosed. A typical tracker comprises an RF front end and GPS architecture. The architecture comprises a bus structure, a Central Processing Unit (CPU) core, cache, RAM, and ROM memories, and a GPS engine that comprises a receiving, tracking, and demodulating engine for GPS and Wide Area Augmentation Service (WAAS) signals. The GPS architecture can couple to at least two different protocol interfaces via the bus structure, where the protocol interfaces are commonly used in different applications.Type: ApplicationFiled: July 18, 2002Publication date: December 16, 2004Inventors: Nicolas Vantalon, Leon Kuo-Liang Peng, Gregory Turetzky
-
Patent number: 6684158Abstract: A Search Domain Reducing Frequency Transfer in A Multi-Mode Global Positioning System Used With Wireless Networks is disclosed.Type: GrantFiled: May 22, 2002Date of Patent: January 27, 2004Assignee: SiRF Technology, Inc.Inventors: Lionel Jacques Garin, Leon Kuo-Liang Peng, Gengsheng Zhang, Nicolas Patrick Vantalon
-
Publication number: 20030088741Abstract: A shared memory architecture for a GPS receiver, wherein a processing memory is shared among the different processing functions, such as the correlator signal processing, tracking processing, and other applications processing. The shared memory architecture within the GPS receiver provides the memory necessary for signal processing operations, such as the massively parallel processing, while conserving memory cost by re-using that same memory for other GPS and non-GPS applications. The shared memory architecture for a GPS receiver provided in accordance with the principles of this invention thereby significantly minimize the costly memory requirement often required of extremely fast signal acquisition of a GPS receiver.Type: ApplicationFiled: December 4, 2002Publication date: May 8, 2003Inventors: Leon Kuo-Liang Peng, Henry D. Falk
-
Patent number: 6526322Abstract: A shared memory architecture for a GPS receiver, wherein a processing memory is shared among the different processing functions, such as the correlator signal processing, tracking processing, and other applications processing. The shared memory architecture within the GPS receiver provides the memory necessary for signal processing operations, such as the massively parallel processing, while conserving memory cost by re-using that same memory for other GPS and non-GPS applications. The shared memory architecture for a GPS receiver provided in accordance with the principles of this invention thereby significantly minimize the costly memory requirement often required of extremely fast signal acquisition of a GPS receiver.Type: GrantFiled: December 16, 1999Date of Patent: February 25, 2003Assignee: SiRF Technology, Inc.Inventors: Leon Kuo-Liang Peng, Henry D. Falk
-
Patent number: 6480150Abstract: An autonomous Hardwired Tracking Loop (HWTL) ASIC comprising a HWTL coprocessor provided for implementing most of the receiver processing function for data acquisition and tracking functions of a radio receiver system in dedicated hardware. With the expanded functionality provided by an HWTL coprocessor in the autonomous HWTL ASIC, the interruption of CPU performing the navigation processing is significantly reduced to thereby maximize throughput and minimize power burden on the microprocessor. In the preferred embodiment, the HWTL ASIC also comprises the CPU and a correlator, wherein the correlator provides the high rate greater than approximately 1 KHz signal processing operations, the HWTL coprocessor providing the data acquisition and tracking (medium frequency signal processing) operations, and the CPU thereby freed to provide more bandwidth for lower frequency processing, i.e.Type: GrantFiled: May 31, 2001Date of Patent: November 12, 2002Assignee: SiRF Technology, Inc.Inventors: Henry D. Falk, Leon Kuo-Liang Peng, Wesley F. Marumo
-
Publication number: 20010048388Abstract: An autonomous Hardwired Tracking Loop (HWTL) ASIC comprising a HWTL coprocessor provided for implementing most of the receiver processing function for data acquisition and tracking functions of a radio receiver system in dedicated hardware. With the expanded functionality provided by an HWTL coprocessor in the autonomous HWTL ASIC, the interruption of CPU performing the navigation processing is significantly reduced to thereby maximize throughput and minimize power burden on the microprocessor. In the preferred embodiment, the HWTL ASIC also comprises the CPU and a correlator, wherein the correlator provides the high rate greater than approximately 1 KHz signal processing operations, the HWTL coprocessor providing the data acquisition and tracking (medium frequency signal processing) operations, and the CPU thereby freed to provide more bandwidth for lower frequency processing, i.e.Type: ApplicationFiled: May 31, 2001Publication date: December 6, 2001Applicant: SiRF Technology, Inc.Inventors: Henry D. Falk, Leon Kuo-Liang Peng, Wesley F. Marumo
-
Patent number: 6278403Abstract: An autonomous Hardwired Tracking Loop (HWTL) ASIC comprising a HWTL coprocessor provided for implementing most of the receiver processing function for data acquisition and tracking functions of a radio receiver system in dedicated hardware. With the expanded functionality provided by an HWTL coprocessor in the autonomous HWTL ASIC, the interruption of CPU performing the navigation processing is significantly reduced to thereby maximize throughput and minimize power burden on the microprocessor. In the preferred embodiment, the HWTL ASIC also comprises the CPU and a correlator, wherein the correlator provides the high rate greater than approximately 1 KHz signal processing operations, the HWTL coprocessor providing the data acquisition and tracking (medium frequency signal processing) operations, and the CPU thereby freed to provide more bandwidth for lower frequency processing, i.e.Type: GrantFiled: September 17, 1999Date of Patent: August 21, 2001Assignee: SiRF Technology, Inc.Inventors: Leon Kuo-Liang Peng, Henry D. Falk, Wesley F. Marumo
-
Patent number: 5893931Abstract: A method and apparatus for performing address translation in a computer system supporting virtual memory by searching a translation lookaside buffer (TLB) and, possibly, a translation table held in memory and implemented as a B-tree data structure. The TLB is initially searched for a translation for a specified input address. If exactly one valid entry of the TLB stores a translation for the specified input address then the output address corresponding to the specified input address is determined from the contents of that entry. Otherwise, the translation table is searched for a translation for the specified input address. If two or more valid entries of the TLB store a translation for the specified input address then these entries are invalidated.Type: GrantFiled: January 15, 1997Date of Patent: April 13, 1999Assignee: Fujitsu LimitedInventors: Leon Kuo-Liang Peng, Yolin Lih, Chih-Wei David Chang
-
Patent number: 5680566Abstract: A method and apparatus for performing address translation in a computer system supporting virtual memory by searching a translation lookaside buffer (TLB) and, possibly, a translation table held in memory and implemented as a B-tree data structure. The TLB is initially searched for a translation for a specified input address. If exactly one valid entry of the TLB stores a translation for the specified input address then the output address corresponding to the specified input address is determined from the contents of that entry. Otherwise, the translation table is searched for a translation for the specified input address. If two or more valid entries of the TLB store a translation for the specified input address, then these entries are invalidated.Type: GrantFiled: March 3, 1995Date of Patent: October 21, 1997Assignee: Hal Computer Systems, Inc.Inventors: Leon Kuo-Liang Peng, Yolin Lih, Chih-Wei David Chang