Patents by Inventor Li-Wen CHUANG

Li-Wen CHUANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220336649
    Abstract: A high electron mobility transistor (HEMT) includes a semiconductor channel layer, a semiconductor barrier layer, a patterned semiconductor capping layer, and a patterned semiconductor protection layer disposed on a substrate in sequence. The HEMT further includes an interlayer dielectric layer and a gate electrode. The interlayer dielectric layer covers the patterned semiconductor capping layer and the patterned semiconductor protection layer, and includes a gate contact hole. The gate electrode is disposed in the gate contact hole and electrically coupled to the patterned semiconductor capping layer, where the patterned semiconductor protection layer is disposed between the gate electrode and the patterned semiconductor capping layer. The resistivity of the patterned semiconductor protection layer is between the resistivity of the patterned semiconductor capping layer and the resistivity of the interlayer dielectric layer.
    Type: Application
    Filed: April 15, 2021
    Publication date: October 20, 2022
    Inventors: Yung-Fong Lin, Yu-Chieh Chou, Tsung-Hsiang Lin, Li-Wen Chuang
  • Patent number: 11211331
    Abstract: A semiconductor structure and a method for manufacturing the same are provided. The semiconductor structure includes a substrate and a seed layer on the substrate. The substrate includes a base and a composite layer encapsulating the base. The semiconductor structure also includes an epitaxial layer on the seed layer. The semiconductor structure also includes a semiconductor device on the epitaxial layer, and an interlayer dielectric layer on the epitaxial layer. The interlayer dielectric layer covers the semiconductor device. The semiconductor structure further includes a via structure that penetrates at least the composite layer of the substrate and is in contact with the base.
    Type: Grant
    Filed: January 22, 2020
    Date of Patent: December 28, 2021
    Assignee: Vanguard International Semiconductor Corporation
    Inventors: Yung-Fong Lin, Li-Wen Chuang, Jui-Hung Yu, Cheng-Tao Chou, Chun-Hsu Chen, Yu-Chieh Chou
  • Publication number: 20210225770
    Abstract: A semiconductor structure and a method for manufacturing the same are provided. The semiconductor structure includes a substrate and a seed layer on the substrate. The substrate includes a base and a composite layer encapsulating the base. The semiconductor structure also includes an epitaxial layer on the seed layer. The semiconductor structure also includes a semiconductor device on the epitaxial layer, and an interlayer dielectric layer on the epitaxial layer. The interlayer dielectric layer covers the semiconductor device. The semiconductor structure further includes a via structure that penetrates at least the composite layer of the substrate and is in contact with the base.
    Type: Application
    Filed: January 22, 2020
    Publication date: July 22, 2021
    Applicant: Vanguard International Semiconductor Corporation
    Inventors: Yung-Fong LIN, Li-Wen CHUANG, Jui-Hung YU, Cheng-Tao CHOU, Chun-Hsu CHEN, Yu-Chieh CHOU