Patents by Inventor Lidia Daldoss

Lidia Daldoss has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11809608
    Abstract: A method and system are provided for transferring digital assets in a digital asset network. Network users can be centrally enrolled and screened for compliance. Standardized transfer processes and unique identifiers can provide a transparent and direct transfer process. Digital assets can include sufficient information for ensuring that a value will be provided, including one or more digital signatures, such that value can be made immediately available to recipients.
    Type: Grant
    Filed: March 22, 2022
    Date of Patent: November 7, 2023
    Assignee: Visa International Service Association
    Inventors: Mondo Jacobs, Ajith Thekadath, Lidia Daldoss, David Henstock
  • Publication number: 20220215132
    Abstract: A method and system are provided for transferring digital assets in a digital asset network. Network users can be centrally enrolled and screened for compliance. Standardized transfer processes and unique identifiers can provide a transparent and direct transfer process. Digital assets can include sufficient information for ensuring that a value will be provided, including one or more digital signatures, such that value can be made immediately available to recipients.
    Type: Application
    Filed: March 22, 2022
    Publication date: July 7, 2022
    Inventors: Mondo Jacobs, Ajith Thekadath, Lidia Daldoss, David Henstock
  • Patent number: 11314900
    Abstract: A method and system are provided for transferring digital assets in a digital asset network. Network users can be centrally enrolled and screened for compliance. Standardized transfer processes and unique identifiers can provide a transparent and direct transfer process. Digital assets can include sufficient information for ensuring that a value will be provided, including one or more digital signatures, such that value can be made immediately available to recipients.
    Type: Grant
    Filed: May 1, 2020
    Date of Patent: April 26, 2022
    Assignee: VISA INTERNATIONAL SERVICE ASSOCIATION
    Inventors: Mondo Jacobs, Ajith Thekadath, Lidia Daldoss, David Henstock
  • Patent number: 11108566
    Abstract: A method and system are provided for transferring digital assets in a digital asset network. Network users can be centrally enrolled and screened for compliance. Standardized transfer processes and unique identifiers can provide a transparent and direct transfer process. Digital assets can include sufficient information for ensuring that a value will be provided, including one or more digital signatures, such that value can be made immediately available to recipients.
    Type: Grant
    Filed: November 22, 2019
    Date of Patent: August 31, 2021
    Assignee: VISA INTERNATIONAL SERVICE ASSOCIATION
    Inventors: Mondo Jacobs, Ajith Thekadath, Lidia Daldoss, David Henstock
  • Publication number: 20200259666
    Abstract: A method and system are provided for transferring digital assets in a digital asset network. Network users can be centrally enrolled and screened for compliance. Standardized transfer processes and unique identifiers can provide a transparent and direct transfer process. Digital assets can include sufficient information for ensuring that a value will be provided, including one or more digital signatures, such that value can be made immediately available to recipients.
    Type: Application
    Filed: May 1, 2020
    Publication date: August 13, 2020
    Inventors: Mondo Jacobs, Ajith Thekadath, Lidia Daldoss, David Henstock
  • Patent number: 10693658
    Abstract: A method and system are provided for transferring digital assets in a digital asset network. Network users can be centrally enrolled and screened for compliance. Standardized transfer processes and unique identifiers can provide a transparent and direct transfer process. Digital assets can include sufficient information for ensuring that a value will be provided, including one or more digital signatures, such that value can be made immediately available to recipients.
    Type: Grant
    Filed: October 3, 2016
    Date of Patent: June 23, 2020
    Assignee: Visa International Service Association
    Inventors: Mondo Jacobs, Ajith Thekadath, Lidia Daldoss, David Henstock
  • Publication number: 20200099518
    Abstract: A method and system are provided for transferring digital assets in a digital asset network. Network users can be centrally enrolled and screened for compliance. Standardized transfer processes and unique identifiers can provide a transparent and direct transfer process. Digital assets can include sufficient information for ensuring that a value will be provided, including one or more digital signatures, such that value can be made immediately available to recipients.
    Type: Application
    Filed: November 22, 2019
    Publication date: March 26, 2020
    Inventors: Mondo Jacobs, Ajith Thekadath, Lidia Daldoss, David Henstock
  • Publication number: 20170237554
    Abstract: A method and system are provided for transferring digital assets in a digital asset network. Network users can be centrally enrolled and screened for compliance. Standardized transfer processes and unique identifiers can provide a transparent and direct transfer process. Digital assets can include sufficient information for ensuring that a value will be provided, including one or more digital signatures, such that value can be made immediately available to recipients.
    Type: Application
    Filed: October 3, 2016
    Publication date: August 17, 2017
    Inventors: Mondo Jacobs, Ajith Thekadath, Lidia Daldoss, David Henstock
  • Patent number: 7644388
    Abstract: A printability simulation is performed on a mask layout over a range of lithography process conditions. A layout configuration capable of inducing functional or parametric failure in a semiconductor device is identified in the mask layout. A test structure representative of the identified layout configuration is obtained. A design of experiment is associated with the test structure. The design of experiment is defined to investigating effects of variations of one or more layout attributes in the test structure. Multiple instance of the test structure are fabricated on a wafer according to the design of experiment. Electrical performance characteristics of the fabricated test structures are measured. Based on the measured electrical performance characteristics, one or more layout attributes of the test structure capable of causing functional or parametric failure are determined.
    Type: Grant
    Filed: September 29, 2006
    Date of Patent: January 5, 2010
    Assignee: PDF Solutions, Inc.
    Inventors: Lidia Daldoss, Sharad Saxena, Christoph Dolainsky, Rakesh R. Vallishayee
  • Patent number: 7003742
    Abstract: A method for analyzing an integrated circuit (IC) having at least one of the group consisting of digital and analog components, where the IC is designed to meet a plurality of circuit performance specifications, and fabrication of the IC is monitored by measuring process factors and a previously defined set of electrical test variables. A set of linearly independent electrical test parameters are formed based on a subset of the set of electrical test variables. The set of process factors is mapped to the linearly independent electrical test parameters. A plurality of figure-of-merit (FOM) performance models are formed based on the process factors. The FOM models are combined with the mapping to enable modeling of IC performance based on the linearly independent electrical test parameters.
    Type: Grant
    Filed: January 9, 2003
    Date of Patent: February 21, 2006
    Assignee: PDF Solutions, Inc.
    Inventors: Sharad Saxena, Patrick D. McNamara, Carlo Guardiani, Lidia Daldoss
  • Publication number: 20040015793
    Abstract: A method for analyzing an integrated circuit (IC) having at least one of the group consisting of digital and analog components, where the IC is designed to meet a plurality of circuit performance specifications, and fabrication of the IC is monitored by measuring process factors and a previously defined set of electrical test variables. A set of linearly independent electrical test parameters are formed based on a subset of the set of electrical test variables. The set of process factors is mapped to the linearly independent electrical test parameters. A plurality of figure-of-merit (FOM) performance models are formed based on the process factors. The FOM models are combined with the mapping to enable modeling of IC performance based on the linearly independent electrical test parameters.
    Type: Application
    Filed: January 9, 2003
    Publication date: January 22, 2004
    Inventors: Sharad Saxena, Patrick D. McNamara, Carlo Guardiani, Lidia Daldoss