Patents by Inventor Liren Liu

Liren Liu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210000852
    Abstract: The invention discloses a Polydatin Paclitaxel composition comprising Polydatin and Paclitaxel, and application in preparing a medicament for preventing and treating gastric cancer. Biologic function experiments in cells of the invention mainly demonstrate that Polydatin and Paclitaxel combined at a mass ratio of (22.65-33.77):1 may synergistically inhibit the activity of human gastric cancer cells; and achieve treatment effects of reducing toxicity and enhancing efficacy. Therefore, Polydatin and Paclitaxel may be combined to form a composition as an active component in preparing a medicament for preventing and treating gastric cancer.
    Type: Application
    Filed: February 28, 2019
    Publication date: January 7, 2021
    Inventors: Liren LIU, Boyu PAN
  • Patent number: 7831856
    Abstract: In one example, a method of detecting timing errors in a configuration of a programmable logic device (PLD) includes performing a timing analysis on the PLD configuration. The PLD configuration is adapted to configure the PLD to perform a data transfer between a first clock domain synchronized by a first clock signal received by a double data rate (DDR) block of the PLD configuration and a second clock domain synchronized by a second clock signal received by the DDR block. The method includes calculating a slack value associated with the data transfer using a first delay associated with the first clock signal, a second delay associated with the second clock signal, and a time constraint associated with the data transfer. The first delay and the second delay are provided by the timing analysis. The method includes determining whether the PLD configuration satisfies the time constraint based on the slack value.
    Type: Grant
    Filed: April 3, 2008
    Date of Patent: November 9, 2010
    Assignee: Lattice Semiconductor Corporation
    Inventors: Liren Liu, Jianshe He, Shangzhi Sun
  • Patent number: 6813754
    Abstract: A method for placing configurable logic blocks (CLBs) in a PLD, such as an FPGA. In one embodiment, after packing gates/clusters into blocks and then assigning those blocks to CLBs to generate an initial placement, the packing and/or placement of CLBs is changed prior to performing CLB routing. For each node of the most critical of the K most critical paths in the initial placement, moving the node to a different CLB is considered in order to reduce the criticality of that path. A move is applied if certain acceptability conditions are met. After the most critical path is improved, the criticality of the K paths is updated, and the procedure is repeated for the new most critical of the K updated paths. The method, which can be automated to reduce human intervention in the design process, improves circuit performance, e.g., by enabling higher circuit operation frequencies.
    Type: Grant
    Filed: November 5, 2002
    Date of Patent: November 2, 2004
    Assignee: Lattice Semiconductor Corporation
    Inventors: Qinghong Wu, Yinan Shen, Liren Liu
  • Publication number: 20040088663
    Abstract: A method for placing configurable logic blocks (CLBs) in a PLD, such as an FPGA. In one embodiment, after packing gates/clusters into blocks and then assigning those blocks to CLBs to generate an initial placement, the packing and/or placement of CLBs is changed prior to performing CLB routing. For each node of the most critical of the K most critical paths in the initial placement, moving the node to a different CLB is considered in order to reduce the criticality of that path. A move is applied if certain acceptability conditions are met. After the most critical path is improved, the criticality of the K paths is updated, and the procedure is repeated for the new most critical of the K updated paths. The method, which can be automated to reduce human intervention in the design process, improves circuit performance, e.g., by enabling higher circuit operation frequencies.
    Type: Application
    Filed: November 5, 2002
    Publication date: May 6, 2004
    Inventors: Qinghong Wu, Yinan Shen, Liren Liu