Patents by Inventor Longnan JIN

Longnan JIN has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11876003
    Abstract: Techniques and devices are disclosed for forming wettable flanks on no-leads semiconductor packages. A lead frame assembly may include a plurality of leads, each lead including a die surface and a plating surface, and an integrated circuit die arranged on the die surface. The plating surface for each of the leads may be plated with an electrical plating. A connecting film may be applied and lead frame assembly may be singulated into individual semiconductor packages by a series of cuts through each of the plurality of leads and the electrical plating of each of the plurality of leads to a depth up to or through a portion of the connecting film to create a channel exposing lead sidewalls of each of the plurality of leads. The lead sidewalls of each of the plurality of leads may be plated with a second electrical plating and the connecting film may be removed.
    Type: Grant
    Filed: September 19, 2022
    Date of Patent: January 16, 2024
    Assignee: VISHAY GENERAL SEMICONDUCTOR, LLC
    Inventors: Longnan Jin, Heinrich Karrer, Junfeng Liu, Huiying Ding, Thomas Schmidt
  • Patent number: 11764075
    Abstract: Techniques and devices are disclosed for forming wettable flanks on no-leads semiconductor packages. A lead frame may include a plurality of lead sets, each lead set including leads having a die surface and a plating surface, vias between adjacent lead sets in a first direction, and an integrated circuit die arranged on the die surface of each die lead. A mold chase may be applied to the plating surfaces, the mold chase including mold chase extensions extending into the vias between each adjacent lead set in the first direction, each mold chase extension having a peak surface. The lead frame assembly may be partially embedded in a mold encapsulation such that portions of the mold encapsulation contact the peak surfaces. The mold chase may be removed to expose the vias containing sidewalls and the plating surfaces and the sidewalls may be plated with an electrical plating.
    Type: Grant
    Filed: June 16, 2022
    Date of Patent: September 19, 2023
    Assignee: VISHAY GENERAL SEMICONDUCTOR, LLC
    Inventors: Huiying Ding, Junfeng Liu, Longnan Jin, Heinrich Karrer, Thomas Schmidt
  • Publication number: 20230019610
    Abstract: Techniques and devices are disclosed for forming wettable flanks on no-leads semiconductor packages. A lead frame assembly may include a plurality of leads, each lead including a die surface and a plating surface, and an integrated circuit die arranged on the die surface. The plating surface for each of the leads may be plated with an electrical plating. A connecting film may be applied and lead frame assembly may be singulated into individual semiconductor packages by a series of cuts through each of the plurality of leads and the electrical plating of each of the plurality of leads to a depth up to or through a portion of the connecting film to create a channel exposing lead sidewalls of each of the plurality of leads. The lead sidewalls of each of the plurality of leads may be plated with a second electrical plating and the connecting film may be removed.
    Type: Application
    Filed: September 19, 2022
    Publication date: January 19, 2023
    Applicant: VISHAY GENERAL SEMICONDUCTOR, LLC
    Inventors: Longnan JIN, Heinrich KARRER, Junfeng LIU, Huiying DING, Thomas SCHMIDT
  • Publication number: 20220319869
    Abstract: Techniques and devices are disclosed for forming wettable flanks on no-leads semiconductor packages. A lead frame may include a plurality of lead sets, each lead set including leads having a die surface and a plating surface, vias between adjacent lead sets in a first direction, and an integrated circuit die arranged on the die surface of each die lead. A mold chase may be applied to the plating surfaces, the mold chase including mold chase extensions extending into the vias between each adjacent lead set in the first direction, each mold chase extension having a peak surface. The lead frame assembly may be partially embedded in a mold encapsulation such that portions of the mold encapsulation contact the peak surfaces. The mold chase may be removed to expose the vias containing sidewalls and the plating surfaces and the sidewalls may be plated with an electrical plating.
    Type: Application
    Filed: June 16, 2022
    Publication date: October 6, 2022
    Applicant: VISHAY GENERAL SEMICONDUCTOR, LLC
    Inventors: Huiying DING, Junfeng LIU, Longnan JIN, Heinrich KARRER, Thomas SCHMIDT
  • Patent number: 11450534
    Abstract: Techniques and devices are disclosed for forming wettable flanks on no-leads semiconductor packages. A lead frame assembly may include a plurality of leads, each lead including a die surface and a plating surface, and an integrated circuit die arranged on the die surface. The plating surface for each of the leads may be plated with an electrical plating. A connecting film may be applied and lead frame assembly may be singulated into individual semiconductor packages by a series of cuts through each of the plurality of leads and the electrical plating of each of the plurality of leads to a depth up to or through a portion of the connecting film to create a channel exposing lead sidewalls of each of the plurality of leads. The lead sidewalls of each of the plurality of leads may be plated with a second electrical plating and the connecting film may be removed.
    Type: Grant
    Filed: February 7, 2020
    Date of Patent: September 20, 2022
    Assignee: VISHAY GENERAL SEMICONDUCTOR, LLC
    Inventors: Longnan Jin, Heinrich Karrer, Junfeng Liu, Huiying Ding, Thomas Schmidt
  • Patent number: 11393699
    Abstract: Techniques and devices are disclosed for forming wettable flanks on no-leads semiconductor packages. A lead frame may include a plurality of lead sets, each lead set including leads having a die surface and a plating surface, vias between adjacent lead sets in a first direction, and an integrated circuit die arranged on the die surface of each die lead. A mold chase may be applied to the plating surfaces, the mold chase including mold chase extensions extending into the vias between each adjacent lead set in the first direction, each mold chase extension having a peak surface. The lead frame assembly may be partially embedded in a mold encapsulation such that portions of the mold encapsulation contact the peak surfaces. The mold chase may be removed to expose the vias containing sidewalls and the plating surfaces and the sidewalls may be plated with an electrical plating.
    Type: Grant
    Filed: February 7, 2020
    Date of Patent: July 19, 2022
    Assignee: VISHAY GENERAL SEMICONDUCTOR, LLC
    Inventors: Huiying Ding, Junfeng Liu, Longnan Jin, Heinrich Karrer, Thomas Schmidt
  • Publication number: 20210375641
    Abstract: Techniques and devices are disclosed for forming wettable flanks on no-leads semiconductor packages. A lead frame may include a plurality of lead sets, each lead set including leads having a die surface and a plating surface, vias between adjacent lead sets in a first direction, and an integrated circuit die arranged on the die surface of each die lead. A mold chase may be applied to the plating surfaces, the mold chase including mold chase extensions extending into the vias between each adjacent lead set in the first direction, each mold chase extension having a peak surface. The lead frame assembly may be partially embedded in a mold encapsulation such that portions of the mold encapsulation contact the peak surfaces. The mold chase may be removed to expose the vias containing sidewalls and the plating surfaces and the sidewalls may be plated with an electrical plating.
    Type: Application
    Filed: February 7, 2020
    Publication date: December 2, 2021
    Applicant: VISHAY GENERAL SEMICONDUCTOR, LLC
    Inventors: Huiying DING, Junfeng LIU, Longnan JIN, Heinrich KARRER, Thomas SCHMIDT
  • Publication number: 20210366729
    Abstract: Techniques and devices are disclosed for forming wettable flanks on no-leads semiconductor packages. A lead frame assembly may include a plurality of leads, each lead including a die surface and a plating surface, and an integrated circuit die arranged on the die surface. The plating surface for each of the leads may be plated with an electrical plating. A connecting film may be applied and lead frame assembly may be singulated into individual semiconductor packages by a series of cuts through each of the plurality of leads and the electrical plating of each of the plurality of leads to a depth up to or through a portion of the connecting film to create a channel exposing lead sidewalls of each of the plurality of leads. The lead sidewalls of each of the plurality of leads may be plated with a second electrical plating and the connecting film may be removed.
    Type: Application
    Filed: February 7, 2020
    Publication date: November 25, 2021
    Applicant: VISHAY GENERAL SEMICONDUCTOR, LLC
    Inventors: Longnan JIN, Heinrich KARRER, Junfeng LIU, Huiying DING, Thomas SCHMIDT