Patents by Inventor Lou Yeh

Lou Yeh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250113432
    Abstract: A circuit board device includes a multilayer board structure, a main ground and a circuit module. The main ground is configured in the multilayer board structure. The circuit module includes two differential-signal portions. These differential-signal portions are all located on one core layer of the multilayer board structure. Each of the differential-signal portions includes a differential through-hole pair and a plurality of ground through holes, and these ground through holes are arranged at intervals to surround the differential through-hole pair, and are electrically connected to the main ground. The patterns of the differential-signal portions are mirror symmetrical to each other based on an imaginary mirror line therebetween, and the minimum linear distances from the differential-signal portions to the imaginary mirror line are equal to each other.
    Type: Application
    Filed: December 18, 2023
    Publication date: April 3, 2025
    Inventors: Huan-Yi LIAO, Sheng-Fan YANG, Chi-Lou YEH, Zhong-Yan YOU
  • Publication number: 20240322413
    Abstract: A high-frequency transmission element is provided. The high-frequency transmission element includes a connecting wire structure and an impedance matching plate structure. The connecting wire structure includes a connecting wire and a connecting pad. The connecting pad is located at an end of the connecting wire. The impedance matching plate structure includes an impedance matching plate body, an opening, and an impedance matching portion. The connecting pad is located in a projection range of the opening in a direction of orthographic projection of the impedance matching plate structure. The impedance matching portion is located in a periphery of the opening and extends in the direction from the connecting wire towards the connecting pad.
    Type: Application
    Filed: April 10, 2023
    Publication date: September 26, 2024
    Applicants: Global Unichip Corporation, Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Huan-Yi Liao, Yu-Lin Cheng, Chi-Lou Yeh, Sheng-Fan Yang
  • Patent number: 8279879
    Abstract: A chunk format for a large-scale, high data throughput router includes a preamble that allows each individual chunk to have clock and data recovery performed before the chunk data is retrieved. The format includes a chunk header that contains information specific to the entire chunk. A chunk according to the present format can contain multiple packet segments, with each segment having its own packet header for packet-specific information. The format provides for a scrambler seed which allows scrambling the data to achieve a favorable zero and one balance as well as minimal run lengths. There can be a random choice of available scrambler seeds for any particular chunk to avoid malicious forcing of zero and one patterns or run lengths of bit zeroes and ones. There are a chunk cyclical redundancy check (CRC) as well as forward error correction (FEC) bytes to detect and/or correct any errors and also to insure a high degree of data and control integrity.
    Type: Grant
    Filed: September 21, 2009
    Date of Patent: October 2, 2012
    Assignee: Foundry Networks, LLC
    Inventors: Tony M. Brewer, Harry C. Blackmon, Chris Davies, Harold W. Dozier, Thomas C. McDermott, III, Steven J. Wallach, Dean E. Walker, Lou Yeh
  • Patent number: 7613183
    Abstract: A chunk format for a large-scale, high data throughput router includes a preamble that allows each individual chunk to have clock and data recovery performed before the chunk data is retrieved. The format includes a chunk header that contains information specific to the entire chunk. A chunk according to the present format can contain multiple packet segments, with each segment having its own packet header for packet-specific information. The format provides for a scrambler seed which allows scrambling the data to achieve a favorable zero and one balance as well as minimal run lengths. There are forward error correction (FEC) bytes as well as a chunk cyclical redundancy check (CRC) to detect and/or correct any errors and also to insure a high degree of data and control integrity. Advantageously, a framing symbol inserted into the chunk format itself allows the receiving circuitry to identify or locate a particular chunk format.
    Type: Grant
    Filed: October 31, 2000
    Date of Patent: November 3, 2009
    Assignee: Foundry Networks, Inc.
    Inventors: Tony M. Brewer, Harry C. Blackmon, Chris Davies, Harold W. Dozier, Thomas C. McDermott, III, Steven J. Wallach, Dean E. Walker, Lou Yeh