Patents by Inventor Luc Bélanger

Luc Bélanger has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240345336
    Abstract: An article of manufacture comprises: at least a portion of a wafer comprising a substate and one or more layers fabricated on the substrate; one or more integrated photonic structures in the portion of the wafer, where at least a first integrated photonic structure of the one or more integrated photonic structures is associated with an electromagnetic wave propagation region that extends beyond a first surface of a first layer of the one or more layers; an array of structures arranged in a two-dimensional pattern on a portion of the first surface; and an adhesive material making contact with the first surface and with at least a majority of the structures in the array of structures.
    Type: Application
    Filed: May 30, 2023
    Publication date: October 17, 2024
    Applicant: Ciena Corporation
    Inventors: Raphael Beaupré-Laflamme, Nicolas Boyer, François Pelletier, Simon Savard, Veronique Jomphe Allain, Luc Bélanger
  • Patent number: 11500156
    Abstract: An apparatus for assembling a photonic system comprising a photonic integrated circuit (PIC) includes: a support structure configured to support the PIC; and a rigid structure surrounding a hollow passage that extends to an opening at a distal end of the rigid structure. The rigid structure includes an optically transmissive portion configured to transmit at least about 50% of a received beam of ultraviolet light, and configured such that at least a portion of the ultraviolet light transmitted through the rigid structure is incident upon an edge surface of the PIC at an angle of incidence that is less than about 60 degrees.
    Type: Grant
    Filed: July 22, 2020
    Date of Patent: November 15, 2022
    Assignee: Ciena Corporation
    Inventors: Daniel Asselin, Raphael Beaupré-Laflamme, Luc Belanger, Simon-Pierre Pelletier, Éric Giguère
  • Publication number: 20220026637
    Abstract: An apparatus for assembling a photonic system comprising a photonic integrated circuit (PIC) includes: a support structure configured to support the PIC; and a rigid structure surrounding a hollow passage that extends to an opening at a distal end of the rigid structure. The rigid structure includes an optically transmissive portion configured to transmit at least about 50% of a received beam of ultraviolet light, and configured such that at least a portion of the ultraviolet light transmitted through the rigid structure is incident upon an edge surface of the PIC at an angle of incidence that is less than about 60 degrees.
    Type: Application
    Filed: July 22, 2020
    Publication date: January 27, 2022
    Inventors: Daniel Asselin, Raphael Beaupré-Laflamme, Luc Belanger, Simon-Pierre Pelletier, Éric Giguère
  • Patent number: 10867533
    Abstract: A light-emitting sign comprising a light source for emitting light, in which the light-emitting sign may be thin (e.g., comparable to a conventional non-light-emitting sign) while creating a desired visual effect using the light emitted by the light source. This may be achieved, for example, by the light source being thin itself and/or by having an external device connected to the light-emitting sign and implementing certain functionalities (e.g., powering and/or controlling the light source).
    Type: Grant
    Filed: March 9, 2017
    Date of Patent: December 15, 2020
    Inventors: Robert Laforce, Patrice Arteau, Luc Belanger
  • Publication number: 20170301268
    Abstract: A light-emitting sign comprising a light source for emitting light, in which the light-emitting sign may be thin (e.g., comparable to a conventional non-light-emitting sign) while creating a desired visual effect using the light emitted by the light source. This may be achieved, for example, by the light source being thin itself and/or by having an external device connected to the light-emitting sign and implementing certain functionalities (e.g., powering and/or controlling the light source).
    Type: Application
    Filed: March 9, 2017
    Publication date: October 19, 2017
    Inventors: ROBERT LAFORCE, PATRICE ARTEAU, LUC BELANGER
  • Patent number: 8314500
    Abstract: An interconnection structure suitable for flip-chip attachment of microelectronic device chips to packages, comprising a two, three or four layer ball-limiting metallurgy including an adhesion/reaction barrier layer, and having a solder wettable layer reactive with components of a tin-containing lead free solder, so that the solderable layer can be totally consumed during soldering, but a barrier layer remains after being placed in contact with the lead free solder during soldering. One or more lead-free solder balls is selectively situated on the solder wetting layer, the lead-free solder balls comprising tin as a predominant component and one or more alloying components.
    Type: Grant
    Filed: December 28, 2006
    Date of Patent: November 20, 2012
    Assignee: Ultratech, Inc.
    Inventors: Luc Belanger, Stephen L. Buchwalter, Leena Paivikki Buchwalter, Ajay P. Giri, Jonathan H. Griffith, Donald W. Henderson, Sung Kwon Kang, Eric H. Laine, Christian Lavoie, Paul A. Lauro, Valérie Anne Oberson, Da-Yuan Shih, Kamalesh K Srivastava, Michael J. Sullivan
  • Publication number: 20120202343
    Abstract: A metallic adhesion layer is formed on a last level metal plate exposed in an opening of a passivation layer. A Ni—Cu alloy in which the weight percentage of Ni is from about 50% to about 70% is deposited by sputtering onto the metallic adhesion layer to form an underbump metallic layer. Optionally, a wetting layer comprising Cu or Au may be deposited by sputtering. A C4 ball is applied to a surface of the underbump metallic layer comprising the Ni—Cu alloy or the wetting layer for C4 processing. The sputter deposition of the Ni—Cu alloy offers economic advantages relative to known methods in the art since the Ni—Cu alloy in the composition of the present invention is non-magnetic and easy to sputter, and the consumption of the inventive Ni—Cu alloy is limited during C4 processing.
    Type: Application
    Filed: April 17, 2012
    Publication date: August 9, 2012
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Luc Bélanger, Srinivasa S.N. Reddy, Brian R. Sundlof
  • Patent number: 7952205
    Abstract: A method of implementing an injection molded soldering process for three-dimensional structures, particularly, such as directed to three-dimensional semiconductor chip stacking. Also provide is an arrangement for implementing the injection molded soldering (IMS) process. Pursuant to an embodiment of the invention, the joining of the semiconductor chip layers with a substrate is implemented, rather than by means of currently known wire bond stacking, through the intermediary of columns of solder material formed by the IMS process, thereby providing electrical advantages imparted by the flip chip interconnect structures. In this connection, various diversely dimensioned solder column interconnects allow for simple and dependable connections to a substrate by a plurality of superimposed layers or stacked arrays of semiconductor components, such as semiconductor chips.
    Type: Grant
    Filed: July 19, 2010
    Date of Patent: May 31, 2011
    Assignee: International Business Machines Corporation
    Inventors: Luc Belanger, David Danovitch, John U. Knickerbocker
  • Patent number: 7932169
    Abstract: An interconnection structure suitable for flip-chip attachment of microelectronic device chips to packages, comprising a two, three or four layer ball-limiting metallurgy including an adhesion/reaction barrier layer, and having a solder wettable layer reactive with components of a tin-containing lead free solder, so that the solderable layer can be totally consumed during soldering, but a barrier layer remains after being placed in contact with the lead free solder during soldering. One or more lead-free solder balls is selectively situated on the solder wetting layer, the lead-free solder balls comprising tin as a predominant component and one or more alloying components.
    Type: Grant
    Filed: October 5, 2009
    Date of Patent: April 26, 2011
    Assignee: International Business Machines Corporation
    Inventors: Luc Belanger, Stephen L. Buchwalter, Leena Paivikki Buchwalter, Ajay P. Giri, Jonathan H. Griffith, Donald W. Henderson, Sung Kwon Kang, Eric H. Laine, Christian Lavoie, Paul A. Lauro, Valérie Anne Oberson, Da-Yuan Shih, Kamalesh K Srivastava, Michael J. Sullivan
  • Publication number: 20100276813
    Abstract: A method of implementing an injection molded soldering process for three-dimensional structures, particularly, such as directed to three-dimensional semiconductor chip stacking. Also provide is an arrangement for implementing the injection molded soldering (IMS) process. Pursuant to an embodiment of the invention, the joining of the semiconductor chip layers with a substrate is implemented, rather than by means of currently known wire bond stacking, through the intermediary of columns of solder material formed by the IMS process, thereby providing electrical advantages imparted by the flip chip interconnect structures. In this connection, various diversely dimensioned solder column interconnects allow for simple and dependable connections to a substrate by a plurality of superimposed layers or stacked arrays of semiconductor components, such as semiconductor chips.
    Type: Application
    Filed: July 19, 2010
    Publication date: November 4, 2010
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Luc Belanger, David Danovitch, John U. Knickerbocker
  • Patent number: 7820483
    Abstract: A method of implementing an injection molded soldering process for three-dimensional structures, particularly, such as directed to three-dimensional semiconductor chip stacking. Also provide is an arrangement for implementing the injection molded soldering (IMS) process. Pursuant to an embodiment of the invention, the joining of the semiconductor chip layers with a substrate is implemented, rather than by means of currently known wire bond stacking, through the intermediary of columns of solder material formed by the IMS process, thereby providing electrical advantages imparted by the flip chip interconnect structures. In this connection, various diversely dimensioned solder column interconnects allow for simple and dependable connections to a substrate by a plurality of superimposed layers or stacked arrays of semiconductor components, such as semiconductor chips.
    Type: Grant
    Filed: February 2, 2007
    Date of Patent: October 26, 2010
    Assignee: International Business Machines Corporation
    Inventors: Luc Belanger, David Danovitch, John U. Knickerbocker
  • Publication number: 20100062597
    Abstract: An interconnection structure suitable for flip-chip attachment of microelectronic device chips to packages, comprising a two, three or four layer ball-limiting metallurgy including an adhesion/reaction barrier layer, and having a solder wettable layer reactive with components of a tin-containing lead free solder, so that the solderable layer can be totally consumed during soldering, but a barrier layer remains after being placed in contact with the lead free solder during soldering. One or more lead-free solder balls is selectively situated on the solder wetting layer, the lead-free solder balls comprising tin as a predominant component and one or more alloying components.
    Type: Application
    Filed: October 5, 2009
    Publication date: March 11, 2010
    Inventors: Luc Belanger, Stephen L. Buchwalter, Leena Paivikki Buchwalter, Ajay P. Giri, Jonathan H. Griffith, Donald W. Henderson, Sung Kwon Kang, Eric H. Laine, Christian Lavoie, Paul A. Lauro, Valérie Anne Oberson, Da-Yuan Shih, Kamalesh K. Srivastava, Michael J. Sullivan
  • Publication number: 20090140423
    Abstract: A a metallic adhesion layer is formed on a last level metal plate exposed in an opening of a passivation layer. A Ni—Ti alloy in which the weight percentage of Ti is from about 6.5% to about 30% is deposited by sputtering onto the metallic adhesion layer to form an underbump metallic layer. A wetting layer comprising Cu or Ag or Au is deposited on top of Ni—Ti layer by sputtering. A C4 ball is applied to a surface of the wetting layer for C4 processing. The sputter deposition of the Ni—Ti alloy offers economic and performance advantages relative to known methods in the art since the Ni—Ti alloy in the composition of the present invention is non-magnetic and easy to sputter, and the consumption of the inventive Ni—Ti alloy is limited during C4 processing. Also, Sn in the solder reacts uniformly with both Ni and Ti and the consumption of Ni—Ti by Sn solder is less than that for pure Ni.
    Type: Application
    Filed: November 29, 2007
    Publication date: June 4, 2009
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Luc Belanger, Srinivasa S.N. Reddy, Da-Yuan Shih, Brian R. Sundlof
  • Publication number: 20090134016
    Abstract: A metallic adhesion layer is formed on a last level metal plate exposed in an opening of a passivation layer. A Ni—Cu alloy in which the weight percentage of Ni is from about 50% to about 70% is deposited by sputtering onto the metallic adhesion layer to form an underbump metallic layer. Optionally, a wetting layer comprising Cu or Au may be deposited by sputtering. A C4 ball is applied to a surface of the underbump metallic layer comprising the Ni—Cu alloy or the wetting layer for C4 processing. The sputter deposition of the Ni—Cu alloy offers economic advantages relative to known methods in the art since the Ni—Cu alloy in the composition of the present invention is non-magnetic and easy to sputter, and the consumption of the inventive Ni—Cu alloy is limited during C4 processing.
    Type: Application
    Filed: November 28, 2007
    Publication date: May 28, 2009
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Luc Belanger, Srinivasa S.N. Reddy, Brian R. Sundlof
  • Publication number: 20080185703
    Abstract: A method of implementing an injection molded soldering process for three-dimensional structures, particularly, such as directed to three-dimensional semiconductor chip stacking. Also provide is an arrangement for implementing the injection molded soldering (IMS) process. Pursuant to an embodiment of the invention, the joining of the semiconductor chip layers with a substrate is implemented, rather than by means of currently known wire bond stacking, through the intermediary of columns of solder material formed by the IMS process, thereby providing electrical advantages imparted by the flip chip interconnect structures. In this connection, various diversely dimensioned solder column interconnects allow for simple and dependable connections to a substrate by a plurality of superimposed layers or stacked arrays of semiconductor components, such as semiconductor chips.
    Type: Application
    Filed: February 2, 2007
    Publication date: August 7, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Luc Belanger, David Danovitch, John U. Knickerbocker
  • Publication number: 20080157395
    Abstract: An interconnection structure suitable for flip-chip attachment of microelectronic device chips to packages, comprising a two, three or four layer ball-limiting metallurgy including an adhesion/reaction barrier layer, and having a solder wettable layer reactive with components of a tin-containing lead free solder, so that the solderable layer can be totally consumed during soldering, but a barrier layer remains after being placed in contact with the lead free solder during soldering. One or more lead-free solder balls is selectively situated on the solder wetting layer, the lead-free solder balls comprising tin as a predominant component and one or more alloying components.
    Type: Application
    Filed: December 28, 2006
    Publication date: July 3, 2008
    Inventors: Luc Belanger, Stephen L. Buchwalter, Leena Paivikki Buchwalter, Ajay P. Giri, Jonathan H. Griffith, Donald W. Henderson, Sung Kwon Kang, Eric H. Laine, Christian Lavoie, Paul A. Lauro, Valerie Anne Oberson, Da-Yuan Shih, Kamalesh K. Srivastava, Michael J. Sullivan
  • Patent number: 7332424
    Abstract: Disclosed is a new process that permits the transfer and reflow of solder features produced by Injection Molded Solder (IMS) from a mold plate to a solder receiving substrate without the use of flux. Several embodiments produce solder transfer and reflow separately or together and use either formic acid vapor or partial concentration of hydrogen, both in nitrogen, as the oxide reducing atmosphere. A final embodiment produces fluxless transfer and reflow in only nitrogen through the use of ultrasonic vibration between the solder filled mold plate and solder receiving substrate.
    Type: Grant
    Filed: February 1, 2005
    Date of Patent: February 19, 2008
    Assignee: International Business Machines Corporation
    Inventors: Luc Bélanger, Peter A. Gruber, Valérie Oberson, Christopher L. Tessler
  • Publication number: 20060035454
    Abstract: Disclosed is a new process that permits the transfer and reflow of solder features produced by Injection Molded Solder (IMS) from a mold plate to a solder receiving substrate without the use of flux. Several embodiments produce solder transfer and reflow separately or together and use either formic acid vapor or partial concentration of hydrogen, both in nitrogen, as the oxide reducing atmosphere. A final embodiment produces fluxless transfer and reflow in only nitrogen through the use of ultrasonic vibration between the solder filled mold plate and solder receiving substrate.
    Type: Application
    Filed: February 1, 2005
    Publication date: February 16, 2006
    Applicant: IBM Corporation
    Inventors: Luc Belanger, Peter Gruber, Valerie Oberson, Christopher Tessler
  • Publication number: 20050263571
    Abstract: A method and apparatus for forming solder bumps by molten solder deposition into cavity arrays in a substrate immediately followed by solidification of molten solder such that precise replication of cavity volumes is consistently achieved in formed solder bump arrays. Various solder filling problems, such as those caused by surface tension and oxidation effects, are overcome by a combination of narrow molten Solder dispense slots and solidification of dispensed molten solder.
    Type: Application
    Filed: May 30, 2004
    Publication date: December 1, 2005
    Inventors: Luc Belanger, Guy Brouillette, Stephen Buchwalter, Peter Gruber, Hideo Kimura, Jean-Luc Landreville, Frederic Manurer, Marc Montminy, Valerie Oberson, Da-Yuan Shih, Stephane St-Onge, Michel Turgeon, Takeshi Yamada