Patents by Inventor Luca G. Fasoli

Luca G. Fasoli has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8659028
    Abstract: A three-dimensional (3D) high density memory array includes multiple layers of segmented bit lines (i.e., sense lines) with segment switch devices within the memory array that connect the segments to global bit lines. The segment switch devices reside on one or more layers of the integrated circuit, preferably residing on each bit line layer. The global bit lines reside preferably on one layer below the memory array, but may reside on more than one layer. The bit line segments preferably share vertical connections to an associated global bit line. In certain EEPROM embodiments, the array includes multiple layers of segmented bit lines with segment connection switches on multiple layers and shared vertical connections to a global bit line layer. Such memory arrays may be realized with much less write-disturb effects for half selected memory cells, and may be realized with a much smaller block of cells to be erased.
    Type: Grant
    Filed: June 18, 2007
    Date of Patent: February 25, 2014
    Assignee: SanDisk 3D LLC
    Inventors: Roy E. Scheuerlein, Alper Ilkbahar, Luca G. Fasoli
  • Patent number: 8637870
    Abstract: A three-dimensional (3D) high density memory array includes multiple layers of segmented bit lines (i.e., sense lines) with segment switch devices within the memory array that connect the segments to global bit lines. The segment switch devices reside on one or more layers of the integrated circuit, preferably residing on each bit line layer. The global bit lines reside preferably on one layer below the memory array, but may reside on more than one layer. The bit line segments preferably share vertical connections to an associated global bit line. In certain EEPROM embodiments, the array includes multiple layers of segmented bit lines with segment connection switches on multiple layers and shared vertical connections to a global bit line layer. Such memory arrays may be realized with much less write-disturb effects for half selected memory cells, and may be realized with a much smaller block of cells to be erased.
    Type: Grant
    Filed: January 11, 2012
    Date of Patent: January 28, 2014
    Assignee: SanDisk 3D LLC
    Inventors: Roy E. Scheuerlein, Alper Ilkbahar, Luca G. Fasoli
  • Patent number: 8553476
    Abstract: A three dimensional monolithic memory array of non-volatile storage elements includes a plurality of word lines and a plurality of bit lines. The plurality of bit lines are grouped into columns. One page of data is stored across multiple word lines by programming non-volatile storage elements connected to one column of bit lines and multiple word lines while maintaining the selection of the one column of bit lines. In one embodiment, programming non-volatile storage elements includes selectively connecting bit lines to sense amplifiers using selection circuits that include a storage device, a select circuit connected to the storage device and one or more level shifters providing two or more interfaces to the respective selection circuit.
    Type: Grant
    Filed: March 3, 2011
    Date of Patent: October 8, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Tianhong Yan, Luca G. Fasoli, Roy E. Scheuerlein
  • Patent number: 8509025
    Abstract: Circuits and methods are described for decoding exemplary memory arrays of programmable and, in some embodiments, re-writable passive element memory cells, which are particularly useful for extremely dense three-dimensional memory arrays having more than one memory plane. In addition, circuits and methods are described for selecting one or more array blocks of such a memory array, for selecting one or more word lines and bit lines within selected array blocks, for conveying data information to and from selected memory cells within selected array blocks, and for conveying unselected bias conditions to unselected array blocks.
    Type: Grant
    Filed: August 22, 2011
    Date of Patent: August 13, 2013
    Assignee: SanDisk 3D LLC
    Inventors: Roy E. Scheuerlein, Luca G. Fasoli
  • Patent number: 8310892
    Abstract: A memory system includes a substrate, control circuitry on the substrate, a three dimensional memory array (above the substrate) that includes a plurality of memory cells with reversible resistance-switching elements, and circuits for limiting the SET current for the reversible resistance-switching elements. The circuits for limiting the SET current provide a charge on one or more bit lines that is not sufficient to SET the memory cells, and then discharge the bit lines through the memory cells in order to SET the memory cells.
    Type: Grant
    Filed: September 20, 2011
    Date of Patent: November 13, 2012
    Assignee: SanDisk 3D, LLC
    Inventors: Roy E. Scheuerlein, Luca G. Fasoli, Tianhong Yan
  • Patent number: 8279704
    Abstract: Circuits and methods are described for decoding exemplary memory arrays of programmable and, in some embodiments, re-writable passive element memory cells, which are particularly useful for extremely dense three-dimensional memory arrays having more than one memory plane. In addition, circuits and methods are described for selecting one or more array blocks of such a memory array, for selecting one or more word lines and bit lines within selected array blocks, for conveying data information to and from selected memory cells within selected array blocks, and for conveying unselected bias conditions to unselected array blocks.
    Type: Grant
    Filed: September 30, 2010
    Date of Patent: October 2, 2012
    Assignee: SanDisk 3D LLC
    Inventors: Roy E. Scheuerlein, Luca G. Fasoli
  • Publication number: 20120224409
    Abstract: A three dimensional monolithic memory array of non-volatile storage elements includes a plurality of word lines and a plurality of bit lines. The plurality of bit lines are grouped into columns. One page of data is stored across multiple word lines by programming non-volatile storage elements connected to one column of bit lines and multiple word lines while maintaining the selection of the one column of bit lines. In one embodiment, programming non-volatile storage elements includes selectively connecting bit lines to sense amplifiers using selection circuits that include a storage device, a select circuit connected to the storage device and one or more level shifters providing two or more interfaces to the respective selection circuit.
    Type: Application
    Filed: March 3, 2011
    Publication date: September 6, 2012
    Inventors: Tianhong Yan, Luca G. Fasoli, Roy E. Scheuerlein
  • Patent number: 8233309
    Abstract: A nonvolatile memory array architecture includes a resistive element between each common source/drain (intermediate) node and data line (or bit line), in an otherwise virtual ground-like memory array having serially-connected transistors coupled to the same word line. However, every N+1 transistors the corresponding resistive element is omitted (or generally kept in a low resistance state) to form transistor strings. This achieves an array density of 4F2*(N+1)/N, which approaches 4F2 array density for reasonable values of N. Such memory arrays are well suited for use in a three-dimensional memory array having distinct memory planes stacked above each other on multiple levels above a substrate.
    Type: Grant
    Filed: October 26, 2009
    Date of Patent: July 31, 2012
    Assignee: SanDisk 3D LLC
    Inventor: Luca G. Fasoli
  • Patent number: 8111539
    Abstract: A memory system includes a substrate, control circuitry on the substrate, a three dimensional memory array (above the substrate) that includes a plurality of memory cells with reversible resistance-switching elements, and a circuit for detecting the setting and resetting of the reversible resistance-switching elements.
    Type: Grant
    Filed: December 19, 2008
    Date of Patent: February 7, 2012
    Assignee: SanDisk 3D LLC
    Inventors: Luca G. Fasoli, Tianhong Yan, Jeffrey Koon Yee Lee
  • Publication number: 20120008373
    Abstract: A memory system includes a substrate, control circuitry on the substrate, a three dimensional memory array (above the substrate) that includes a plurality of memory cells with reversible resistance-switching elements, and circuits for limiting the SET current for the reversible resistance-switching elements. The circuits for limiting the SET current provide a charge on one or more bit lines that is not sufficient to SET the memory cells, and then discharge the bit lines through the memory cells in order to SET the memory cells.
    Type: Application
    Filed: September 20, 2011
    Publication date: January 12, 2012
    Inventors: Roy E. Scheuerlein, Luca G. Fasoli, Tianhong Yan
  • Publication number: 20110299354
    Abstract: Circuits and methods are described for decoding exemplary memory arrays of programmable and, in some embodiments, re-writable passive element memory cells, which are particularly useful for extremely dense three-dimensional memory arrays having more than one memory plane. In addition, circuits and methods are described for selecting one or more array blocks of such a memory array, for selecting one or more word lines and bit lines within selected array blocks, for conveying data information to and from selected memory cells within selected array blocks, and for conveying unselected bias conditions to unselected array blocks.
    Type: Application
    Filed: August 22, 2011
    Publication date: December 8, 2011
    Inventors: Roy E. Scheuerlein, Luca G. Fasoli
  • Patent number: 8059447
    Abstract: A memory system includes a substrate, control circuitry on the substrate, a three dimensional memory array (above the substrate) that includes a plurality of memory cells with reversible resistance-switching elements, and circuits for limiting the SET current for the reversible resistance-switching elements. The circuits for limiting the SET current provide a charge on one or more bit lines that is not sufficient to SET the memory cells, and then discharge the bit lines through the memory cells in order to SET the memory cells.
    Type: Grant
    Filed: December 19, 2008
    Date of Patent: November 15, 2011
    Assignee: SanDisk 3D LLC
    Inventors: Roy E. Scheuerlein, Luca G. Fasoli, Tianhong Yan
  • Patent number: 8004927
    Abstract: Circuits and methods are described for decoding exemplary memory arrays of programmable and, in some embodiments, re-writable passive element memory cells, which are particularly useful for extremely dense three-dimensional memory arrays having more than one memory plane. In addition, circuits and methods are described for selecting one or more array blocks of such a memory array, for selecting one or more word lines and bit lines within selected array blocks, for conveying data information to and from selected memory cells within selected array blocks, and for conveying unselected bias conditions to unselected array blocks.
    Type: Grant
    Filed: March 2, 2009
    Date of Patent: August 23, 2011
    Assignee: SanDisk 3D LLC
    Inventors: Roy E. Scheuerlein, Luca G. Fasoli
  • Publication number: 20110096588
    Abstract: A nonvolatile memory array architecture includes a resistive element between each common source/drain (intermediate) node and data line (or bit line), in an otherwise virtual ground-like memory array having serially-connected transistors coupled to the same word line. However, every N+1 transistors the corresponding resistive element is omitted (or generally kept in a low resistance state) to form transistor strings. This achieves an array density of 4F2*(N+1)/N, which approaches 4F2 array density for reasonable values of N. Such memory arrays are well suited for use in a three-dimensional memory array having distinct memory planes stacked above each other on multiple levels above a substrate.
    Type: Application
    Filed: October 26, 2009
    Publication date: April 28, 2011
    Inventor: Luca G. Fasoli
  • Publication number: 20110019495
    Abstract: Circuits and methods are described for decoding exemplary memory arrays of programmable and, in some embodiments, re-writable passive element memory cells, which are particularly useful for extremely dense three-dimensional memory arrays having more than one memory plane. In addition, circuits and methods are described for selecting one or more array blocks of such a memory array, for selecting one or more word lines and bit lines within selected array blocks, for conveying data information to and from selected memory cells within selected array blocks, and for conveying unselected bias conditions to unselected array blocks.
    Type: Application
    Filed: September 30, 2010
    Publication date: January 27, 2011
    Inventors: Roy E. Scheuerlein, Luca G. Fasoli
  • Patent number: 7696804
    Abstract: Level shift circuits are disclosed for level shifting an input signal corresponding to a first voltage domain, to generate a pair of complementary output signals corresponding to a second, higher-voltage domain. Snap-back sensitive devices in a discharge circuit for a high voltage output node are protected, irrespective of the loading on the output node, and without requiring precise transistor sizing as a function of the output loading. The snap-back sensitive devices are protected by a voltage shifter circuit in series with the sensitive devices, to limit the voltage across the sensitive devices, even for a high capacitance output node at its highest output voltage. The voltage shifter circuit is then bypassed to provide for an output low level that fully reaches the lower power supply rail.
    Type: Grant
    Filed: March 31, 2007
    Date of Patent: April 13, 2010
    Assignee: SanDisk 3D LLC
    Inventors: Tyler J. Thorp, Luca G. Fasoli
  • Patent number: 7696805
    Abstract: Level shift circuits are disclosed for level shifting an input signal corresponding to a first voltage domain, to generate a pair of complementary output signals corresponding to a second, higher-voltage domain. Snap-back sensitive devices in a discharge circuit for a high voltage output node are protected, irrespective of the loading on the output node, and without requiring precise transistor sizing as a function of the output loading. The snap-back sensitive devices are protected by a voltage shifter circuit in series with the sensitive devices, to limit the voltage across the sensitive devices, even for a high capacitance output node at its highest output voltage. The voltage shifter circuit is then bypassed to provide for an output low level that fully reaches the lower power supply rail.
    Type: Grant
    Filed: March 31, 2007
    Date of Patent: April 13, 2010
    Assignee: SanDisk 3D LLC
    Inventors: Tyler J. Thorp, Luca G. Fasoli
  • Patent number: 7697366
    Abstract: An integrated circuit having a three-dimensional memory array provides for a given number of memory planes, but may be fabricated instead to include a lesser number of memory planes by omitting the masks and processing steps associated with the omitted memory planes, without changing any of the other fabrication masks for the other memory planes or for the remainder of the device, and without requiring routing or other configuration changes to the read or read/write path for the array. Control circuitry for selectively enabling certain layer selector circuits is configurable, and the layer selector circuits are suitably arranged, to couple a respective array line on an implemented memory layer to each respective I/O bus line irrespective of the number of implemented memory planes.
    Type: Grant
    Filed: April 14, 2008
    Date of Patent: April 13, 2010
    Assignee: SanDisk 3D LLC
    Inventors: Luca G. Fasoli, Roy E. Scheuerlein
  • Publication number: 20090323392
    Abstract: A memory system includes a substrate, control circuitry on the substrate, a three dimensional memory array (above the substrate) that includes a plurality of memory cells with reversible resistance-switching elements, and a circuit for detecting the setting and resetting of the reversible resistance-switching elements.
    Type: Application
    Filed: December 19, 2008
    Publication date: December 31, 2009
    Inventors: Luca G. Fasoli, Tianhong Yan, Jeffrey Koon Yee Lee
  • Publication number: 20090323393
    Abstract: A memory system includes a substrate, control circuitry on the substrate, a three dimensional memory array (above the substrate) that includes a plurality of memory cells with reversible resistance-switching elements, and circuits for limiting the SET current for the reversible resistance-switching elements. The circuits for limiting the SET current provide a charge on one or more bit lines that is not sufficient to SET the memory cells, and then discharge the bit lines through the memory cells in order to SET the memory cells.
    Type: Application
    Filed: December 19, 2008
    Publication date: December 31, 2009
    Inventors: Roy E. Scheuerlein, Luca G. Fasoli, Tianhong Yan