Patents by Inventor Lucian Scurtu

Lucian Scurtu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11594435
    Abstract: The invention is a cost effective multisite parallel wafer tester that has an array of stationary wafer test sites; a single mobile wafer handling and alignment carriage that holds a wafer handling robot, a wafer rotation pre-alignment assembly, a wafer alignment assembly, a wafer front opening unified pod (FOUP), and a wafer camera assembly; and a robot that moves the wafer handling and alignment carriage to and from each test site. Each test site contains a wafer probe card assembly and a floating chuck. In use, wafers are loaded from a front opening FOUP into a wafer buffer FOUP from which wafers are retrieved by the wafer handling and alignment assembly.
    Type: Grant
    Filed: May 12, 2020
    Date of Patent: February 28, 2023
    Assignee: Testmetrix, Inc.
    Inventors: Christian O. Cojocneanu, Lucian Scurtu
  • Publication number: 20220137132
    Abstract: The invention is a test system for testing silicon wafers or packaged devices. The system includes a tester having multiple testing stacks that each hold a vertical stack of test engines, data buffers, pin drivers, and other resources, which are electrically connected on one side to a wafer or DUT and on the other side to a test host computer via fast data links. Each testing stack is disposed on a top side of a wafer contactor electrically connected to a wafer or a load board electrically connected to a DUT. The system includes a cooling system to remove heat during operation. The system minimizes the data signal path between the pads of the devices being tested and the pin drivers of the tester, the test engines, and the test host computer. High performance is possible by the connection of bottom of each testing stack directly to the wafer contactor.
    Type: Application
    Filed: January 12, 2022
    Publication date: May 5, 2022
    Inventors: Christian O. Cojocneanu, Lucian Scurtu
  • Patent number: 11237208
    Abstract: The invention is a test system for testing silicon wafers or packaged devices. The system includes a tester having multiple testing stacks that each hold a vertical stack of test engines, data buffers, pin drivers, and other resources, which are electrically connected on one side to a wafer or DUT and on the other side to a test host computer via fast data links. Each testing stack is disposed on a top side of a wafer contactor electrically connected to a wafer or a load board electrically connected to a DUT. The system includes a cooling system to remove heat during operation. The system minimizes the data signal path between the pads of the devices being tested and the pin drivers of the tester, the test engines, and the test host computer. High performance is possible by the connection of bottom of each testing stack directly to the wafer contactor.
    Type: Grant
    Filed: August 5, 2019
    Date of Patent: February 1, 2022
    Assignee: Testmetrix, Inc.
    Inventors: Christian O. Cojocneanu, Lucian Scurtu
  • Publication number: 20200273733
    Abstract: The invention is a cost effective multisite parallel wafer tester that has an array of stationary wafer test sites; a single mobile wafer handling and alignment carriage that holds a wafer handling robot, a wafer rotation pre-alignment assembly, a wafer alignment assembly, a wafer front opening unified pod (FOUP), and a wafer camera assembly; and a robot that moves the wafer handling and alignment carriage to and from each test site. Each test site contains a wafer probe card assembly and a floating chuck. In use, wafers are loaded from a front opening FOUP into a wafer buffer FOUP from which wafers are retrieved by the wafer handling and alignment assembly.
    Type: Application
    Filed: May 12, 2020
    Publication date: August 27, 2020
    Inventors: Christian O. Cojocneanu, Lucian Scurtu
  • Publication number: 20200041564
    Abstract: The invention is a test system for testing silicon wafers or packaged devices. The system includes a tester having multiple testing stacks that each hold a vertical stack of test engines, data buffers, pin drivers, and other resources, which are electrically connected on one side to a wafer or DUT and on the other side to a test host computer via fast data links. Each testing stack is disposed on a top side of a wafer contactor electrically connected to a wafer or a load board electrically connected to a DUT. The system includes a cooling system to remove heat during operation. The system minimizes the data signal path between the pads of the devices being tested and the pin drivers of the tester, the test engines, and the test host computer. High performance is possible by the connection of bottom of each testing stack directly to the wafer contactor.
    Type: Application
    Filed: August 5, 2019
    Publication date: February 6, 2020
    Inventors: Christian O. Cojocneanu, Lucian Scurtu
  • Publication number: 20180197762
    Abstract: The invention is a cost effective multisite parallel wafer tester that has an array of stationary wafer test sites; a single mobile wafer handling and alignment carriage that holds a wafer handling robot, a wafer rotation pre-alignment assembly, a wafer alignment assembly, a wafer front opening unified pod (FOUP), and a wafer camera assembly; and a robot that moves the wafer handling and alignment carriage to and from each test site. Each test site contains a wafer probe card assembly and a floating chuck. In use, wafers are loaded from a front opening FOUP into a wafer buffer FOUP from which wafers are retrieved by the wafer handling and alignment assembly.
    Type: Application
    Filed: January 8, 2018
    Publication date: July 12, 2018
    Inventors: Christian O. Cojocneanu, Lucian Scurtu
  • Patent number: 7755374
    Abstract: An apparatus for testing semiconductor devices includes a first member configured as a drawer to be movable in and out of the housing and to receive a tray assembly containing semiconductor devices having exposed electrical contacts. The tray assembly includes a top portion and a bottom portion. The bottom portion includes structures for retaining the semiconductor devices in fixed positions and tray openings providing access to the electrical contacts. The top portion includes surfaces for contacting the semiconductor devices and a stress relief structure on the top. A second member moves the first member in a vertical direction to a tester pack. The tester pack sends and receives electrical signals to and from the semiconductor devices by way of the electrical contacts. A test computer provides instruction to the tester pack allowing the tester pack to test the semiconductor devices and return test information to the test computer.
    Type: Grant
    Filed: November 13, 2007
    Date of Patent: July 13, 2010
    Inventors: Christian O. Cojocneanu, Lucian Scurtu
  • Publication number: 20080191725
    Abstract: An apparatus for testing semiconductor devices includes a first member configured as a drawer to be movable in and out of the housing and to receive a tray assembly containing semiconductor devices having exposed electrical contacts. The tray assembly includes a top portion and a bottom portion. The bottom portion includes structures for retaining the semiconductor devices in fixed positions and tray openings providing access to the electrical contacts. The top portion includes surfaces for contacting the semiconductor devices and a stress relief structure on the top. A second member moves the first member in a vertical direction to a tester pack. The tester pack sends and receives electrical signals to and from the semiconductor devices by way of the electrical contacts. A test computer provides instruction to the tester pack allowing the tester pack to test the semiconductor devices and return test information to the test computer.
    Type: Application
    Filed: November 13, 2007
    Publication date: August 14, 2008
    Applicant: TESTMETRIX, INC.
    Inventors: Christian O. Cojocneanu, Lucian Scurtu