Patents by Inventor Lynne Gignac

Lynne Gignac has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7767962
    Abstract: A magnetically focused scanning charged particle microscope having an array detector placed to detect scattered particles, wherein the particles fall substantially non-tangentially to the surface of the array detector.
    Type: Grant
    Filed: October 16, 2006
    Date of Patent: August 3, 2010
    Assignee: International Business Machines Corporation
    Inventors: Lynne Gignac, Oliver Wells
  • Publication number: 20070029479
    Abstract: A magnetically focused scanning charged particle microscope having an array detector placed to detect scattered particles, wherein the particles fall substantially non-tangentially to the surface of the array detector.
    Type: Application
    Filed: October 16, 2006
    Publication date: February 8, 2007
    Applicant: International Business Machines Corporation
    Inventors: Lynne Gignac, Oliver Wells
  • Patent number: 7105817
    Abstract: An imaging device having many detector elements is used to construct multiple images of the surface of a specimen in a scanning electron microscope (SEM) using signals from different elements of the imaging device as the specimen is scanned a single time in the SEM.
    Type: Grant
    Filed: January 18, 2005
    Date of Patent: September 12, 2006
    Assignee: International Business Machines Inc.
    Inventors: Lynne Gignac, Conal Murray, Oliver Wells
  • Publication number: 20060169894
    Abstract: An imaging device having many detector elements is used to construct multiple images of the surface of a specimen in a scanning electron microscope (SEM) using signals from different elements of the imaging device as the specimen is scanned a single time in the SEM.
    Type: Application
    Filed: January 18, 2005
    Publication date: August 3, 2006
    Applicant: International Business Machines Corporation
    Inventors: Lynne Gignac, Conal Murray, Oliver Wells
  • Publication number: 20060160350
    Abstract: Disclosed is a procedure to coat the free surface of Cu damascene lines by a 1-5 nm thick element prior to deposition of the inter-level dielectric or dielectric diffusion barrier layer. The coating provides protection against oxidation, increases the adhesion strength between the Cu and dielectric, and reduces interface diffusion of Cu. In addition, the thin cap layer further increases electromigration Cu lifetime and reduces the stress induced voiding. The selective elements can be directly deposited onto the Cu embedded within the under layer dielectric without causing an electric short circuit between the Cu lines. These chosen elements are based on their high negative reduction potentials with oxygen and water, and a low solubility in and formation of compounds with Cu.
    Type: Application
    Filed: January 18, 2005
    Publication date: July 20, 2006
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: John Bruley, Roy Carruthers, Lynne Gignac, Chao-Kun Hu, Eric Liniger, Sandra Malhotra, Stephen Rossnagel
  • Publication number: 20060027842
    Abstract: A device, system and method for evaluating reliability of a semiconductor chip are disclosed. Strain is determined at a location of interest in a structure. Failures are evaluated in a plurality of the structures after stress cycling to determine a strain threshold with respect to a feature characteristic. Structures on a chip or chips are evaluated based on the feature characteristic to predict reliability based on the strain threshold and the feature characteristic. Predictions and design changes may be made based on the results.
    Type: Application
    Filed: October 12, 2005
    Publication date: February 9, 2006
    Inventors: Ronald Filippi, Lynne Gignac, Vincent McGahay, Conal Murray, Hazara Rathore, Thomas Shaw, Ping-Chuan Wang
  • Publication number: 20050227380
    Abstract: A device, system and method for evaluating reliability of a semiconductor chip are disclosed. Strain is determined at a location of interest in a structure. Failures are evaluated in a plurality of the structures after stress cycling to determine a strain threshold with respect to a feature characteristic. Structures on a chip or chips are evaluated based on the feature characteristic to predict reliability based on the strain threshold and the feature characteristic. Predictions and design changes may be made based on the results.
    Type: Application
    Filed: April 1, 2004
    Publication date: October 13, 2005
    Inventors: Ronald Filippi, Lynne Gignac, Vincent McGahay, Conal Murray, Hazara Rathore, Thomas Shaw, Ping-Chuan Wang
  • Patent number: 6570255
    Abstract: A method for forming metal interconnect in a semiconductor structure and the structure formed are disclosed. In the method, a seed layer of a first metal is first deposited into an interconnect opening wherein the seed layer has an average grain size of at least 0.0005 &mgr;m. The semiconductor structure is then annealed at a temperature sufficient to grow the average grain size in the seed layer to at least the film thickness. A filler layer of a second metal is then deposited to fill the interconnect opening overlaying the seed layer such that the filler layer has an average grain size of larger than 0.0005 &mgr;m and comparable to the annealed seed layer.
    Type: Grant
    Filed: July 8, 2002
    Date of Patent: May 27, 2003
    Assignee: International Business Machines Corporation
    Inventors: Panayotis Constantinou Andricacos, Cyril Cabral, Jr., John Michael Cotte, Lynne Gignac, Wilma Jean Horkans, Kenneth Parker Rodbell
  • Publication number: 20020171151
    Abstract: A method for forming metal interconnect in a semiconductor structure and the structure formed are disclosed. In the method, a seed layer of a first metal is first deposited into an interconnect opening wherein the seed layer has an average grain size of at least 0.0005 &mgr;m. The semiconductor structure is then annealed at a temperature sufficient to grow the average grain size in the seed layer to at least the film thickness. A filler layer of a second metal is then deposited to fill the interconnect opening overlaying the seed layer such that the filler layer has an average grain size of larger than 0.0005 &mgr;m and comparable to the annealed seed layer.
    Type: Application
    Filed: July 8, 2002
    Publication date: November 21, 2002
    Applicant: International Business Machines Corporation
    Inventors: Panayotis Constantinou Andricacos, Cyril Cabral, John Michael Cotte, Lynne Gignac, Wilma Jean Horkans, Kenneth Parker Rodbell
  • Publication number: 20020105082
    Abstract: A method for forming metal interconnect in a semiconductor structure and the structure formed are disclosed. In the method, a seed layer of a first metal is first deposited into an interconnect opening wherein the seed layer has an average grain size of at least 0.0005 &mgr;m. The semiconductor structure is then annealed at a temperature sufficient to grow the average grain size in the seed layer to at least the film thickness. A filler layer of a second metal is then deposited to fill the interconnect opening overlaying the seed layer such that the filler layer has an average grain size of larger than 0.0005 &mgr;m and comparable to the annealed seed layer. The first metal and the second metal may be the same or different. A commonly used first metal and second metal may be copper. The present invention may further be carried out by depositing a seed layer of a first metal into an interconnect opening at a thickness of at least 0.
    Type: Application
    Filed: January 4, 2001
    Publication date: August 8, 2002
    Applicant: International Business Machines Corporation
    Inventors: Panayotis Constantinou Andricacos, Cyril Cabral, John Michael Cotte, Lynne Gignac, Wilma Jean Horkans, Kenneth Parker Rodbell
  • Patent number: 6429523
    Abstract: A method for forming metal interconnect in a semiconductor structure and the structure formed are disclosed. In the method, a seed layer of a first metal is first deposited into an interconnect opening wherein the seed layer has an average grain size of at least 0.0005 &mgr;m. The semiconductor structure is then annealed at a temperature sufficient to grow the average grain size in the seed layer to at least the film thickness. A filler layer of a second metal is then deposited to fill the interconnect opening overlaying the seed layer such that the filler layer has an average grain size of larger than 0.0005 &mgr;m and comparable to the annealed seed layer.
    Type: Grant
    Filed: January 4, 2001
    Date of Patent: August 6, 2002
    Assignee: International Business Machines Corp.
    Inventors: Panayotis Constantinou Andricacos, Cyril Cabral, Jr., John Michael Cotte, Lynne Gignac, Wilma Jean Horkans, Kenneth Parker Rodbell