Patents by Inventor M. Shaheed

M. Shaheed has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070145495
    Abstract: A method including forming a transistor structure structure comprising a gate electrode over an active region of a substrate, the active region defined by a trench isolation structure and changing a performance of a narrow width transistor with respect to a wide width transistor by introducing a dopant into the active region adjacent an interface defined by the trench isolation structure and the gate electrode. A structure including a gate electrode formed on a substrate, an active region adjacent an interface defined by a trench isolation structure and a gate electrode and an implant within the active region to change a performance of a transistor.
    Type: Application
    Filed: December 27, 2005
    Publication date: June 28, 2007
    Inventors: Giuseppe Curello, Sivakumar Mudanai, Nick Lindert, Leonard Pipes, M. Shaheed, Sunit Tyagi
  • Publication number: 20060292776
    Abstract: An NMOS transistor may be formed with a biaxially strained silicon upper layer having a thickness of greater than 500 Angstroms. The resulting NMOS transistor may have good performance and may exhibit reduced self-heating. A PMOS transistor may be formed with both a biaxially and uniaxially strained silicon germanium layer. A source substrate bias applied to both NMOS and PMOS transistors can enhance their performance.
    Type: Application
    Filed: June 27, 2005
    Publication date: December 28, 2006
    Inventors: Been-Yih Jin, Robert Chau, Suman Datta, Brian Doyle, Jack Kavalieros, Justin Brask, Mark Doczy, Matthew Metz, Markus Kuhn, Marko Radosavlievic, M. Shaheed, Patrick Keys
  • Publication number: 20050104057
    Abstract: An intentional recess or indentation is created in a region of semiconductor material that will become part of a channel of a metal oxide semiconductor (MOS) transistor structure. A layer is created on a surface of the recess to induce an appropriate type of stress in the channel.
    Type: Application
    Filed: December 27, 2004
    Publication date: May 19, 2005
    Inventors: M. Shaheed, Thomas Hoffmann, Mark Armstrong, Christopher Auth