Patents by Inventor Maamoun Abouseido

Maamoun Abouseido has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7024443
    Abstract: In a method for performing a fast-Fourier transform (FFT), input data samples are written to a storage instance in a data input step, then subjected to a processing step in which the stored input samples are read out of the storage instance and processed in accordance with a transformation algorithm. The resulting output data samples are written back to the storage instance and, in a transformed data output step, read out of the storage instance, successively received batches of the input data samples being fed cyclically to a plurality of such multiple-function storage instances. Each batch is fed to a respective storage instance such that, at any given time during performance of the method, the input, processing and output steps are being performed simultaneously in respect of different batches using different respective storage instances.
    Type: Grant
    Filed: November 8, 2002
    Date of Patent: April 4, 2006
    Assignee: 1021 Technologies KK
    Inventors: Stephen W. Davey, Maamoun Abouseido, Kevin W Forrest
  • Publication number: 20040034677
    Abstract: In a method for performing a fast-fourier transform (FFT), input data samples are written to a storage instance in a data input step, then subjected to a processing step in which the stored input samples are read out of the storage instance and processed in accordance with a transformation algorithm. The resulting output data samples are written back to the storage instance and, in a transformed data output step, read out of the storage instance, successively received batches of the input data samples being fed cyclically to a plurality of such multiple-function storage instances. Each batch is fed to a respective storage instance such that, at any given time during performance of the method, the input, processing and output steps are being performed simultaneously in respect of different batches using different respective storage instances.
    Type: Application
    Filed: November 8, 2002
    Publication date: February 19, 2004
    Applicant: ZARLINK SEMICONDUCTOR LIMITED.
    Inventors: Stephen W. Davey, Maamoun Abouseido, Kevin W. Forrest
  • Patent number: 5777501
    Abstract: A delay line having variable delay comprising apparatus for receiving an input clock signal and for providing an inverted and non-inverted version thereof, a plurality of serially connected inverter stages each for receiving and translating the inverted and non-inverted versions of the input clock signal, inverted and non-inverted outputs of each of the inverter stages except a last inverter stage in series being cross-connected to inputs of an immediately following inverter stage, and apparatus for shunting outputs of one of the inverter stages to a pair of output nodes.
    Type: Grant
    Filed: April 29, 1996
    Date of Patent: July 7, 1998
    Assignee: Mosaid Technologies Incorporated
    Inventor: Maamoun AbouSeido