Patents by Inventor Majid M. Mansoori

Majid M. Mansoori has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7427543
    Abstract: The present invention provides source/drain electrode 100 for a transistor 105. The source/drain electrode 100 comprises a plurality of polysilicon grains 100 located over a source/drain region 115. A metal salicide layer 120 conformally coats the plurality of polysilicon grains. The present invention also includes a method of fabricating the above described source/drain electrode 200, and integrated circuit 800 have includes a semiconductor device 805 having the described source/drain electrodes 810.
    Type: Grant
    Filed: August 7, 2006
    Date of Patent: September 23, 2008
    Assignee: Texas Instruments Incorporated
    Inventors: Majid M. Mansoori, Christoph A. Wasshuber
  • Patent number: 7344951
    Abstract: According to one embodiment of the invention, a surface preparation method for selective and non-selective epitaxial growth includes providing a substrate having a gate region, a source region, and a drain region, etching a first portion of the source region and the drain region, and removing a second portion of the source region and the drain region by a plasma comprising a noble gas and oxygen.
    Type: Grant
    Filed: September 13, 2004
    Date of Patent: March 18, 2008
    Assignee: Texas Instruments Incorporated
    Inventors: Patricia B. Smith, Majid M. Mansoori, Shirin Siddiqui
  • Patent number: 7109556
    Abstract: The present invention provides source/drain electrode 100 for a transistor 105. The source/drain electrode 100 comprises a plurality of polysilicon grains 100 located over a source/drain region 115. A metal salicide layer 120 conformally coats the plurality of polysilicon grains. The present invention also includes a method of fabricating the above described source/drain electrode 200, and integrated circuit 800 have includes a semiconductor device 805 having the described source/drain electrodes 810.
    Type: Grant
    Filed: November 16, 2004
    Date of Patent: September 19, 2006
    Assignee: Texas Instruments Incorporated
    Inventors: Majid M. Mansoori, Christoph Wasshuber
  • Patent number: 6872610
    Abstract: Methods are presented, in which an oxide protection layer is provided on a gate structure for protection against poly mushrooming during selective epitaxial silicon deposition in fabricating elevated or recessed source transistors. In one implementation, the protection layer is constructed by depositing silicon germanium over a gate polysilicon layer prior to gate patterning, and oxidizing the device to form a silicon germanium oxide over the gate polysilicon. The protection layer is then removed following selective epitaxial deposition.
    Type: Grant
    Filed: November 18, 2003
    Date of Patent: March 29, 2005
    Assignee: Texas Instruments Incorporated
    Inventors: Majid M. Mansoori, Zhigiang Wu
  • Patent number: 6828213
    Abstract: A method of improving shallow trench isolation (STI) gap fill and moat nitride pull back is provided by after the steps of growing a pad oxide, depositing a nitride layer on the pad oxide and the steps of moat patterning, moat etching and moat clean, the steps of growing thermal oxide, deglazing a part of a part of the moat nitride; depositing a thin nitride liner, etching the nitride to form a thin side wall nitride in the STI trench; and performing an oxide Hydroflouric (HF) acid deglazing before STI liner oxidating and depositing oxide to fill the trench.
    Type: Grant
    Filed: February 28, 2003
    Date of Patent: December 7, 2004
    Assignee: Texas Instruments Incorporated
    Inventors: Freidoon Mehrad, Zhihao Chen, Majid M. Mansoori
  • Patent number: 6787425
    Abstract: Methods are presented for fabricating MOS transistors, in which a sacrificial material such as silicon germanium is formed over a gate contact material prior to gate patterning. The sacrificial material is then removed following sidewall spacer formation to provide a recess at the top of the gate structure. The recess provides space for optional epitaxial silicon formation and suicide formation over the gate contact material without overflowing the tops of the sidewall spacers to minimize shorting between the gate and the source/drains in the finished transistor.
    Type: Grant
    Filed: June 16, 2003
    Date of Patent: September 7, 2004
    Assignee: Texas Instruments Incorporated
    Inventors: Antonio Luis Pacheco Rotondaro, Trace Quentin Hurd, Stephanie Watts Butler, Majid M. Mansoori
  • Publication number: 20030181022
    Abstract: A method of improving shallow trench isolation (STI) gap fill and moat nitride pull back is provided by after the steps of growing a pad oxide, depositing a nitride layer on the pad oxide and the steps of moat patterning, moat etching and moat clean, the steps of growing thermal oxide, deglazing a part of a part of the moat nitride; depositing a thin nitride liner, etching the nitride to form a thin side wall nitride in the STI trench; and performing an oxide Hydroflouric (HF) acid deglazing before STI liner oxidating and depositing oxide to fill the trench.
    Type: Application
    Filed: February 28, 2003
    Publication date: September 25, 2003
    Inventors: Freidoon Mehrad, Zhihao Chen, Majid M. Mansoori