Patents by Inventor Makoto Dei

Makoto Dei has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11101284
    Abstract: A method of forming a semiconductor structure includes providing a dopant species selected from carbon, boron, nitrogen or oxygen into an upper portion of a semiconductor region to form a doped etch stop semiconductor material portion over a remaining semiconductor material portion, forming an overlying material portion over the etch stop semiconductor material portion, etching through the overlying material portion by an etch process that removes the overlying material portion selective to a material of the etch stop semiconductor material portion, and depositing at least one fill material over the etch stop semiconductor material portion.
    Type: Grant
    Filed: December 18, 2018
    Date of Patent: August 24, 2021
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Jayavel Pachamuthu, Hiroyuki Kinoshita, Masaaki Higashitani, Makoto Dei, Junji Oh
  • Publication number: 20200194450
    Abstract: A method of forming a semiconductor structure includes providing a dopant species selected from carbon, boron, nitrogen or oxygen into an upper portion of a semiconductor region to form a doped etch stop semiconductor material portion over a remaining semiconductor material portion, forming an overlying material portion over the etch stop semiconductor material portion, etching through the overlying material portion by an etch process that removes the overlying material portion selective to a material of the etch stop semiconductor material portion, and depositing at least one fill material over the etch stop semiconductor material portion.
    Type: Application
    Filed: December 18, 2018
    Publication date: June 18, 2020
    Inventors: Jayavel Pachamuthu, Hiroyuki Kinoshita, Masaaki Higashitani, Makoto Dei, Junji Oh
  • Patent number: 6853022
    Abstract: A semiconductor memory device having as its main storage portion a capacitor storing charges as binary information and an access transistor controlling input/output of the charges to/from the capacitor, and eliminating the need for refresh, is obtained. The semiconductor memory device includes a capacitor with a storage node located above a semiconductor substrate and holding the charges corresponding to a logical level of stored binary information, an access transistor located on the semiconductor substrate surface and controlling input/output of the charges accumulated in the capacitor, and a latch circuit located on the semiconductor substrate and maintaining a potential of the capacitor storage node. At least one of circuit elements constituting the latch circuit is located above the access transistor.
    Type: Grant
    Filed: January 29, 2003
    Date of Patent: February 8, 2005
    Assignee: Renesas Technology Corp.
    Inventors: Tsuyoshi Koga, Yoshiyuki Ishigaki, Motoi Ashida, Yukio Maki, Yasuhiro Fujii, Tomohiro Hosokawa, Takashi Terada, Makoto Dei, Yasuichi Masuda
  • Publication number: 20040032764
    Abstract: A semiconductor memory device having as its main storage portion a capacitor storing charges as binary information and an access transistor controlling input/output of the charges to/from the capacitor, and eliminating the need for refresh, is obtained. The semiconductor memory device includes a capacitor with a storage node located above a semiconductor substrate and holding the charges corresponding to a logical level of stored binary information, an access transistor located on the semiconductor substrate surface and controlling input/output of the charges accumulated in the capacitor, and a latch circuit located on the semiconductor substrate and maintaining a potential of the capacitor storage node. At least one of circuit elements constituting the latch circuit is located above the access transistor.
    Type: Application
    Filed: January 29, 2003
    Publication date: February 19, 2004
    Applicant: MITSUBISHI DENKI KABUSHIKI KAISHA
    Inventors: Tsuyoshi Koga, Yoshiyuki Ishigaki, Motoi Ashida, Yukio Maki, Yasuhiro Fujii, Tomohiro Hosokawa, Takashi Terada, Makoto Dei, Yasuichi Masuda
  • Patent number: 6693360
    Abstract: A memory cell of a static type semiconductor memory device includes a gate electrode of an MOS transistor formed on a main surface of semiconductor substrate via an insulator film, an interlayer insulator film covering the gate electrode, a set of contact holes provided in the interlayer insulator film and reaching a source and a drain located on either side of the gate electrode, a plug portion formed within each contact hole, and a metal interconnection formed on each plug portion. A space between contact holes located in the interlayer insulator film is made smaller than a space between contact holes on a surface of the interlayer insulator film.
    Type: Grant
    Filed: March 7, 2003
    Date of Patent: February 17, 2004
    Assignee: Renesas Technology Corp.
    Inventors: Makoto Dei, Yasuhiro Fujii