Patents by Inventor Makoto Saeki
Makoto Saeki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 5892726Abstract: An address decoder with low power consumption of feedthrough current, leakage current, etc. Address bits AY0.sub.0 -AY0.sub.7 are respectively supplied to n-type gate terminals of CMOS transfer gates C.sub.0 -C.sub.7 and the gate terminals of PMOS transistors P.sub.0 -P.sub.7. Inverted address bits AY0.sub.0- -AY0.sub.7- are supplied to p-type gate terminals of the CMOS transfer gates C.sub.0 -C.sub.7. Enable signals AY3.sub.p, AY6.sub.q are respectively input to both input terminals of a NAND circuit 10. The output terminals of NAND circuit 10 are connected to the input terminals of CMOS transfer gates C.sub.0 -C.sub.7. The output terminals of CMOS transfer gates C.sub.0 -C.sub.7 are connected to the input terminals of the drivers D.sub.0 -D.sub.7 and the drain terminals of the PMOS transistors P.sub.0 -P.sub.7 via a node F.sub.0 -F.sub.7. The source terminals of PMOS transistors P.sub.0 -P.sub.7 are connected to a power supply voltage V.sub.cc, for example of 3.3 V. The output terminals of drivers D.sub.Type: GrantFiled: September 26, 1996Date of Patent: April 6, 1999Assignees: Texas Instruments Incorporated, Hitachi Ltd.Inventors: Yoojoon Moon, Shunichi Sukegawa, Yasuhito Ichimura, Makoto Saeki
-
Patent number: 5844915Abstract: A word line leak check test for a semiconductor memory arranged as a matrix which includes word lines and y-selection lines. First, a RAS signal is enabled while a prescribed row address is input, and word line 22 is driven to the Vpp level. Then, when the CAS signal is enabled, the voltage source is disconnected from word line 22, and word line 22 floats. Two bits for the column address are disregarded, and the Y selection signal line 23 is decoded without those 2 bits. By this means, 4 y-selection signal lines 23 are simultaneously enabled. When this condition has been maintained for a prescribed time T, a delayed write operation is conducted, and then it is determined whether the data has been correctly stored in memory cell 24.Type: GrantFiled: September 19, 1996Date of Patent: December 1, 1998Assignee: Texas Instruments IncorporatedInventors: Yoritaka Saitoh, Shunichi Sukegawa, Makoto Saeki, Yukihide Suzuki
-
Patent number: 5805522Abstract: An address access path control circuit designed for shorter access time and small the layout area with low power consumption and noise. Our control circuit has a latching circuit LMO2A, a main output circuit MO3, and a common-bus driving circuit CBD for holding the level of a pair of common-buses CB/CB.sub.-- at the ground level during a prescribed period of time in which address transition takes place while the read data is output to common-buses CB/CB.sub.-- at a timing corresponding to the address signal. A data output buffer DO-BUF outputs to the outside the data transmitted from common-buses CB/CB.sub.-- to data output lines OD/OD.sub.-- in response to the input of control signal DOE. A control signal DOE is input to data output buffer DO-BUF during the period in which data output lines OD/OD.sub.-- are at the ground level.Type: GrantFiled: August 30, 1996Date of Patent: September 8, 1998Assignee: Texas Insturments IncorporatedInventors: Shunichi Sukegawa, Koichi Abe, Makoto Saeki, Yukihide Suzuki
-
Patent number: 5768214Abstract: A semiconductor memory device in which erroneous operation with respect to undesired level changes of the input address signal is prevented, and appropriate operation of the main amplifier is ensured. The semiconductor memory device has a main amplifier activating pulse generator 112' which includes response sensitivity reduction circuit 10, response sensitivity selector 12, and main amplifier activating pulse generator 14. The response sensitivity reduction circuit 10 can reduce the response sensitivity or input sensitivity of the circuit 112' with respect to an input address transition detection pulse ATD. The response sensitivity selector 12 selects either a first input terminal A1 or a second input terminal A2, depending on the output state of the main amplifier activating pulse generator 14.Type: GrantFiled: August 9, 1996Date of Patent: June 16, 1998Assignee: Texas Instruments IncorporatedInventors: Ken Saitoh, Shunichi Sukegawa, Tadashi Tachibana, Makoto Saeki, Yukihide Suzuki
-
Patent number: 5761149Abstract: A dynamic RAM is provided with a main word lines; a plurality of subsidiary word lines which are arranged in the direction of bit lines crossing the main word line and to which a plurality of dynamic memory cells are connected; a plurality of subsidiary word selection lines which are extended so as to perpendicularly intersect the main word line and through which a selection signal for selecting one of the plurality of subsidiary word lines is transmitted; and a logic circuit for receiving a selection signal from the main word line and a selection signal from each of the subsidiary word selection lines to thereby form a selection signal for selecting one of the subsidiary word lines. In the dynamic RAM, the voltage level of each of the main word line and the subsidiary word selection lines is made to be equal to the ground potential when the line is in a not-selected state.Type: GrantFiled: July 12, 1996Date of Patent: June 2, 1998Assignees: Hitachi, Ltd., Texas Instruments Inc.Inventors: Yukihide Suzuki, Kanehide Kenmizaki, Tsugio Takahashi, Masayuki Nakamura, Makoto Saeki, Chisa Makimura, Katsuo Komatsuzaki, Shunichi Sukegawa
-
Patent number: 5726967Abstract: A disk playback apparatus comprises a stocker including a plurality of shelves for compact disks, a pallet disposed adjacent to the stocker, a lift stage for moving the stocker up and down so that a selected one of the shelves is located in a position higher than the pallet for a predetermined distance, a loader capable of reciprocating between an unloading position on the stocker side and a loading position on the pallet side, and a lifter in the loader. As the loader moves from the unloading position toward the loading position, the lifter lowers and feeds the disk on the selected shelf to the pallet while drawing out the disk from the stocker. As the loader moves from the loading position toward the unloading position, the lifter raises and returns the disk on the pallet to the selected shelf while pushing back the disk toward the stocker.Type: GrantFiled: May 29, 1996Date of Patent: March 10, 1998Assignee: Tanashin Denki Co., LTD.Inventors: Shinsaku Tanaka, Tadao Arata, Akira Iwakiri, Makoto Saeki
-
Patent number: 5629898Abstract: A period pulse corresponding to the shortest information retention time of those of dynamic memory cells is counted to form a refresh address to be assigned to a plurality of word lines. A carry signal outputted from the refresh address counter is divided by a divider. For each of said plurality of word lines assigned with the refresh address, one of a short period corresponding to an output pulse of a timer or a long period corresponding to the divided pulse from the divider is stored in a storage circuit as refresh time setting information. A memory cell refresh operation to be performed by the refresh address is made valid or invalid for each word line according to the refresh time setting information stored in the storage circuit and the refresh time setting information itself is made invalid by the output pulse of the divider.Type: GrantFiled: February 29, 1996Date of Patent: May 13, 1997Assignee: Hitachi, Ltd.Inventors: Youji Idei, Katsuhiro Shimohigashi, Masakazu Aoki, Hiromasa Noda, Katsuyuki Sato, Hidetoshi Iwai, Makoto Saeki, Jun Murata, Yoshitaka Tadaki, Toshihiro Sekiguchi, Osamu Tsuchiya
-
Patent number: 5543652Abstract: Negative characteristic MISFETs, which are of the same channel conductivity type and which have different threshold voltages, are formed in a doped silicon thin film deposited over a substrate and are connected in channel-to-channel series with each other. The pair of series-connected negative characteristic MISFETs, a resistive element, an information storage capacitive element and a transfer MISFET constitute an SRAM memory cell. Equivalently, a negative characteristic MISFET having a current-voltage characteristic defined by a negative resistance curve can be used in lieu of the pair of series-connected negative characteristic MISFETs in the formation of the individual memory cells of the SRAM. The negative resistance curve of the negative characteristic MISFET is shaped such that the linear current-voltage characteristic curve corresponding to the resistive element of the memory cell intersects the negative resistance curve at at least three location points.Type: GrantFiled: July 29, 1993Date of Patent: August 6, 1996Assignee: Hitachi, Ltd.Inventors: Shuji Ikeda, Makoto Saeki
-
Patent number: 5444012Abstract: In depositing a silicon oxide film which constitutes part of a final passivation film onto a bonding pad formed on an interlayer insulating film, the silicon oxide depositing step is divided in two stages, and after the first deposition, the bonding pad is once exposed by etching, then the second deposition is performed, whereby the silicon oxide film which has thus been deposited in two stages is formed over a fuse element formed under the interlayer insulating film, while on the bonding pad is formed only the silicon oxide film deposited in the second stage. As a result, at the time of etching polyimide resin, silicon nitride film and silicon oxide film successively to expose the bonding pad, there remains a sufficient thickness of insulating film between the bottom of an aperture which is formed at the same time and the fuse element. Thereafter, an electrical test is conducted while applying a probe to the bonding pad and, where required, the fuse element located under the aperture is cut.Type: GrantFiled: July 20, 1994Date of Patent: August 22, 1995Assignees: Hitachi, Ltd., Hitachi ULSI Engineering Corp.Inventors: Keiichi Yoshizumi, Kazushi Fukuda, Seiichi Ariga, Shuji Ikeda, Makoto Saeki, Kiyoshi Nagai, Soichiro Hashiba, Shinji Nishihara, Fumiyuki Kanai
-
Patent number: 5373471Abstract: In case an address is to access a defective memory cell, a defective memory cell in a memory cell area contained in one of paired memory mats is selected in parallel with a redundant memory cell in a redundant memory cell area contained in the other memory mat. At this time of selecting the redundant main word line for selecting the redundant memory cell, there is not required the logical operation for deciding whether or not the redundant use of the access address fed from the outside is proper. For example, the redundant main word line is set to the select level on the basis of a chip select signal. As a result, the drive start timing of the redundant main word line is not delayed in the least from the drive start timing of the main word line. Thus, it is possible to prevent the event that the select drive timing of the redundant sub word line is delayed on account of the delay in the drive timing of the redundant main word line.Type: GrantFiled: August 25, 1992Date of Patent: December 13, 1994Assignee: Hitachi, Ltd.Inventors: Makoto Saeki, Kiyoshi Nagai, Hisae Yamamura, Tadashi Abe, Takeshi Fukazawa
-
Patent number: 5345421Abstract: A wide-bit output semiconductor storage device of high speed and low noise is provided in which output circuits are grouped into two groups and the two output circuit groups are so controlled as to be switched in directions of levels which are opposite to each other.Type: GrantFiled: June 29, 1992Date of Patent: September 6, 1994Assignee: Hitachi, Ltd.Inventors: Masahiro Iwamura, Tatsumi Yamauchi, Makoto Saeki, Hideaki Uchida
-
Patent number: 4876669Abstract: An MOS static type RAM has a memory cell array comprising of a plurality of static type memory cells arranged in matrix, a plurality of data lines connected to the data input-output terminals of the respective memory cells and a plurality of word lines connected to the selection terminals of the respective memory cells. Data line load circuits are disposed between the power terminal of the circuit and the data lines. Each data line load circuit is kept at a relatively high impedance in the data write-in operation, and at a relatively low impedance in the data read-out operation. The use of the data line load circuits comprised of such variable impedance circuits can speed up the operating speed of the RAM and can accomplish lower power consumption.Type: GrantFiled: June 7, 1988Date of Patent: October 24, 1989Assignee: Hitachi Microcomputer Hitachi, Ltd. & Engineering, Ltd.Inventors: Sho Yamamoto, Osamu Minato, Makoto Saeki, Yasuo Yoshitomi, Hideaki Nakamura, Masaaki Kubotera
-
Patent number: 4760561Abstract: An MOS static type RAM has a memory cell array comprising a plurality of static type memory cells arranged in matrix, a plurality of data lines connected to the data input-output terminals of the respective memory cells and a plurality of word lines connected to the selection terminals of the respective memory cells. Data line load circuits are disposed between the power terminal of the circuit and the data lines. Each data line load circuit is kept at a relatively high impedance in the data write-in operation, and at a relatively low impedance in the data read-out operation. The use of the data line load circuits comprised of such variable impedance circuits can speed up the operating speed of the RAM and can accomplish lower power consumption.Type: GrantFiled: June 3, 1985Date of Patent: July 26, 1988Assignees: Hitachi, Ltd., Hitachi Microcomputer Eng.Inventors: Sho Yamamoto, Osamu Minato, Makoto Saeki, Yasuo Yoshitomi, Hideaki Nakamura, Masaaki Kubotera