Patents by Inventor Malihe Zarre DOOGHABADI

Malihe Zarre DOOGHABADI has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10747251
    Abstract: A low-dropout voltage regulator is arranged to convert an input voltage to an output voltage. The low-dropout voltage regulator comprises: an error amplifier circuit portion arranged to produce an error signal proportional to a difference between a sense voltage (Vsense) and a reference voltage (Vref), wherein the sense voltage is derived from the output voltage; a pass field-effect-transistor (MP) connected to the input voltage; and a rail-to-rail buffer circuit portion connected between the input voltage (VDD) and ground. The rail-to-rail buffer circuit portion comprises: a buffer input arranged to receive the error signal; a buffer output arranged to apply a buffer signal to the gate terminal of the pass field-effect-transistor, wherein the buffer signal is a buffered version of the error signal; and a resistive bypass arrangement (Rbypass) connected between the buffer input and the buffer output.
    Type: Grant
    Filed: November 30, 2017
    Date of Patent: August 18, 2020
    Assignee: Nordic Semiconductor ASA
    Inventors: Malihe Zarre Dooghabadi, Samuli Hallikainen
  • Publication number: 20200081469
    Abstract: A low-dropout voltage regulator is arranged to convert an input voltage to an output voltage. The low-dropout voltage regulator comprises: an error amplifier circuit portion arranged to produce an error signal proportional to a difference between a sense voltage (Vsense) and a reference voltage (Vref), wherein the sense voltage is derived from the output voltage; a pass field-effect-transistor (MP) connected to the input voltage; and a rail-to-rail buffer circuit portion connected between the input voltage (VDD) and ground. The rail-to-rail buffer circuit portion comprises: a buffer input arranged to receive the error signal; a buffer output arranged to apply a buffer signal to the gate terminal of the pass field-effect-transistor, wherein the buffer signal is a buffered version of the error signal; and a resistive bypass arrangement (Rbypass) connected between the buffer input and the buffer output.
    Type: Application
    Filed: November 30, 2017
    Publication date: March 12, 2020
    Applicant: Nordic Semiconductor ASA
    Inventors: Malihe Zarre DOOGHABADI, Samuli HALLIKAINEN