Patents by Inventor Marco Lepper
Marco Lepper has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 9590056Abstract: A semiconductor device includes a silicide contact region positioned at least partially in a semiconductor layer, an etch stop layer positioned above the semiconductor layer, and a dielectric layer positioned above the etch stop layer. A contact structure that includes a conductive contact material extends through at least a portion of the dielectric layer and through an entirety of the etch stop layer to the silicide contact region, and a silicide protection layer is positioned between sidewalls of the etch stop layer and sidewalls of the contact structure.Type: GrantFiled: December 14, 2015Date of Patent: March 7, 2017Assignee: GLOBALFOUNDRIES Inc.Inventors: Kai Frohberg, Marco Lepper, Katrin Reiche
-
Publication number: 20160099321Abstract: A semiconductor device includes a silicide contact region positioned at least partially in a semiconductor layer, an etch stop layer positioned above the semiconductor layer, and a dielectric layer positioned above the etch stop layer. A contact structure that includes a conductive contact material extends through at least a portion of the dielectric layer and through an entirety of the etch stop layer to the silicide contact region, and a silicide protection layer is positioned between sidewalls of the etch stop layer and sidewalls of the contact structure.Type: ApplicationFiled: December 14, 2015Publication date: April 7, 2016Inventors: Kai Frohberg, Marco Lepper, Katrin Reiche
-
Patent number: 9269809Abstract: When forming semiconductor devices with contact plugs comprising protection layers formed on sidewalls of etch stop layers to reduce the risk of shorts, the protection layers may be formed by performing a sputter process to remove material from a contact region and redeposit the removed material on the sidewalls of the etch stop layers.Type: GrantFiled: February 20, 2014Date of Patent: February 23, 2016Assignee: GLOBALFOUNDRIES Inc.Inventors: Kai Frohberg, Marco Lepper, Katrin Reiche
-
Patent number: 9023709Abstract: When forming metallization layers of advanced semiconductor devices, one often has to fill apertures with a high aspect ratio with a metal, such as copper. The present disclosure provides a convenient method for forming apertures with a high aspect ratio in an insulating layer. This insulating layer may have been deposited on the surface of a semiconductor device. The proposed method relies on an ion implantation step performed on the insulating layer, followed by an etch, which is preferably a wet etch.Type: GrantFiled: August 27, 2013Date of Patent: May 5, 2015Assignee: GLOBALFOUNDRIES Inc.Inventors: Hans-Peter Moll, Marco Lepper, Werner Graf
-
Patent number: 9023696Abstract: Disclosed herein is a method of forming a semiconductor device. In one example, the method includes performing a first process operation to form a first etch stop layer above a first region of a semiconducting substrate where a first type of transistor device will be formed, and forming a first stress inducing layer at least above the first etch stop layer in the first region, wherein the first stress inducing layer is adapted to induce a stress in a channel region of the first type of transistor. The method further includes, after forming the first etch stop layer, performing a second process operation form a second etch stop layer above a second region of the substrate where a second type of transistor device will be formed, and forming a second stress inducing layer at least above the second etch stop layer in the second region, wherein the second stress inducing layer is adapted to induce a stress in a channel region of the second type of transistor.Type: GrantFiled: May 26, 2011Date of Patent: May 5, 2015Assignee: GLOBALFOUNDRIES Inc.Inventors: Peter Baars, Marco Lepper, Thilo Scheiper
-
Publication number: 20150064872Abstract: When forming metallization layers of advanced semiconductor devices, one often has to fill apertures with a high aspect ratio with a metal, such as copper. The present disclosure provides a convenient method for forming apertures with a high aspect ratio in an insulating layer. This insulating layer may have been deposited on the surface of a semiconductor device. The proposed method relies on an ion implantation step performed on the insulating layer, followed by an etch, which is preferably a wet etch.Type: ApplicationFiled: August 27, 2013Publication date: March 5, 2015Applicant: GLOBALFOUNDRIES Inc.Inventors: Hans-Peter Moll, Marco Lepper, Werner Graf
-
Publication number: 20150028431Abstract: The amount of Pt residues remaining after forming Pt-containing NiSi is reduced by performing an O2 flash while shaping gate spacers, and then cleaning and applying a second application of Aqua Regia. Embodiments include sputter depositing a layer of Ni/Pt on a semiconductor substrate, annealing the Ni/Pt layer, wet stripping unreacted Ni, annealing the Ni stripped Ni/Pt layer, stripping unreacted Pt from the annealed Ni/Pt layer, e.g., with Aqua Regia, treating the Pt stripped Ni/Pt layer with an oxygen plasma, cleaning the Ni/Pt layer, and stripping unreacted Pt from the cleaned Ni/Pt layer, e.g., with a second application of Aqua Regia.Type: ApplicationFiled: October 14, 2014Publication date: January 29, 2015Inventors: Peter BAARS, Marco LEPPER, Uwe KAHLER, Vivien SCHROEDER
-
Patent number: 8883586Abstract: The amount of Pt residues remaining after forming Pt-containing NiSi is reduced by performing an O2 flash while shaping gate spacers, and then cleaning and applying a second application of Aqua Regia. Embodiments include sputter depositing a layer of Ni/Pt on a semiconductor substrate, annealing the Ni/Pt layer, wet stripping unreacted Ni, annealing the Ni stripped Ni/Pt layer, stripping unreacted Pt from the annealed Ni/Pt layer, e.g., with Aqua Regia, treating the Pt stripped Ni/Pt layer with an oxygen plasma, cleaning the Ni/Pt layer, and stripping unreacted Pt from the cleaned Ni/Pt layer, e.g., with a second application of Aqua Regia.Type: GrantFiled: April 4, 2011Date of Patent: November 11, 2014Assignee: GlobalFoundries Inc.Inventors: Peter Baars, Marco Lepper, Uwe Kahler, Vivien Schroeder
-
Publication number: 20140264641Abstract: When forming semiconductor devices with contact plugs comprising protection layers formed on sidewalls of etch stop layers to reduce the risk of shorts, the protection layers may be formed by performing a sputter process to remove material from a contact region and redeposit the removed material on the sidewalls of the etch stop layers.Type: ApplicationFiled: February 20, 2014Publication date: September 18, 2014Applicant: GLOBALFOUNDRIES Inc.Inventors: Kai Frohberg, Marco Lepper, Katrin Reiche, Torsten Huisinga
-
Patent number: 8673696Abstract: When forming substrate diodes in SOI devices, superior diode characteristics may be preserved by providing an additional spacer element in the substrate opening and/or by using a superior contact patterning regime on the basis of a sacrificial fill material. In both cases, integrity of a metal silicide in the substrate diode may be preserved, thereby avoiding undue deviations from the desired ideal diode characteristics. In some illustrative embodiments, the superior diode characteristics may be achieved without requiring any additional lithography step.Type: GrantFiled: February 15, 2012Date of Patent: March 18, 2014Assignee: GLOBALFOUNDRIES Inc.Inventors: Peter Baars, Frank Jakubowski, Jens Heinrich, Marco Lepper, Jana Schlott, Kai Frohberg
-
Publication number: 20120299160Abstract: Disclosed herein is a method of forming a semiconductor device. In one example, the method includes performing a first process operation to form a first etch stop layer above a first region of a semiconducting substrate where a first type of transistor device will be formed, and forming a first stress inducing layer at least above the first etch stop layer in the first region, wherein the first stress inducing layer is adapted to induce a stress in a channel region of the first type of transistor. The method further includes, after forming the first etch stop layer, performing a second process operation form a second etch stop layer above a second region of the substrate where a second type of transistor device will be formed, and forming a second stress inducing layer at least above the second etch stop layer in the second region, wherein the second stress inducing layer is adapted to induce a stress in a channel region of the second type of transistor.Type: ApplicationFiled: May 26, 2011Publication date: November 29, 2012Applicant: GLOBALFOUNDRIES INC.Inventors: Peter Baars, Marco Lepper, Thilo Scheiper
-
Patent number: 8293605Abstract: Methods are provided for fabricating a CMOS integrated circuit having a dual stress layer without NiSi hole formation. One method includes depositing a tensile stress layer overlying a semiconductor substrate. A portion of the tensile stress layer is removed, leaving a remaining portion, before applying a curing radiation. A curing radiation is then applied to the remaining portion; and a compressive stress layer is deposited overlying the semiconductor substrate and the remaining portion.Type: GrantFiled: February 25, 2011Date of Patent: October 23, 2012Assignee: GLOBALFOUNDRIES, Inc.Inventors: Peter Baars, Marco Lepper, Clemens Fitz
-
Publication number: 20120248551Abstract: The amount of Pt residues remaining after forming Pt-containing NiSi is reduced by performing an O2 flash while shaping gate spacers, and then cleaning and applying a second application of Aqua Regia. Embodiments include sputter depositing a layer of Ni/Pt on a semiconductor substrate, annealing the Ni/Pt layer, wet stripping unreacted Ni, annealing the Ni stripped Ni/Pt layer, stripping unreacted Pt from the annealed Ni/Pt layer, e.g., with Aqua Regia, treating the Pt stripped Ni/Pt layer with an oxygen plasma, cleaning the Ni/Pt layer, and stripping unreacted Pt from the cleaned Ni/Pt layer, e.g., with a second application of Aqua Regia.Type: ApplicationFiled: April 4, 2011Publication date: October 4, 2012Applicant: GLOBALFOUNDRIES Inc.Inventors: Peter Baars, Marco Lepper, Uwe Kahler, Vivien Schroeder
-
Publication number: 20120220086Abstract: Methods are provided for fabricating a CMOS integrated circuit having a dual stress layer without NiSi hole formation. One method includes depositing a tensile stress layer overlying a semiconductor substrate. A portion of the tensile stress layer is removed, leaving a remaining portion, before applying a curing radiation. A curing radiation is then applied to the remaining portion; and a compressive stress layer is deposited overlying the semiconductor substrate and the remaining portion.Type: ApplicationFiled: February 25, 2011Publication date: August 30, 2012Applicant: GLOBALFOUNDRIES INC.Inventors: Peter Baars, Marco Lepper, Clemens Fitz
-
Publication number: 20120217582Abstract: When forming substrate diodes in SOI devices, superior diode characteristics may be preserved by providing an additional spacer element in the substrate opening and/or by using a superior contact patterning regime on the basis of a sacrificial fill material. In both cases, integrity of a metal silicide in the substrate diode may be preserved, thereby avoiding undue deviations from the desired ideal diode characteristics. In some illustrative embodiments, the superior diode characteristics may be achieved without requiring any additional lithography step.Type: ApplicationFiled: February 15, 2012Publication date: August 30, 2012Applicant: GLOBALFOUNDRIES INC.Inventors: Peter BAARS, Frank JAKUBOWSKI, Jens HEINRICH, Marco LEPPER, Jana SCHLOTT, Kai FROHBERG
-
Patent number: 7785935Abstract: The present invention provides a manufacturing method for forming an integrated circuit device and to a corresponding integrated circuit device. The manufacturing method for forming an integrated circuit device comprises the steps of: forming a first level on a substrate; forming a second level above the first level; forming a cap layer on the second level which covers a first region of the level and leaves a second region uncovered; and simultaneously etching a first contact hole in the first region and a second contact hole in the second region such that the etching is selective to the cap layer in the second region and proceeds to a greater depth in the first region.Type: GrantFiled: November 13, 2007Date of Patent: August 31, 2010Assignee: Qimonda AGInventors: Ole Bosholm, Marco Lepper, Goetz Springer, Detlef Weber, Grit Bonsdorf, Frank Pietzschmann
-
Publication number: 20090121314Abstract: The present invention provides a manufacturing method for forming an integrated circuit device and to a corresponding integrated circuit device. The manufacturing method for forming an integrated circuit device comprises the steps of: forming a first level on a substrate; forming a second level above the first level; forming a cap layer on the second level which covers a first region of the level and leaves a second region uncovered; and simultaneously etching a first contact hole in the first region and a second contact hole in the second region such that the etching is selective to the cap layer in the second region and proceeds to a greater depth in the first region.Type: ApplicationFiled: November 13, 2007Publication date: May 14, 2009Inventors: Ole Bosholm, Marco Lepper, Goetz Springer, Detlef Weber, Grit Bonsdorf, Frank Pietzschmann
-
Publication number: 20080150141Abstract: The present invention provides a manufacturing method for an integrated semiconductor structure comprising the steps of: providing a semiconductor substrate with a main surface; forming a wiring metal layer above said main surface; forming a doped getter layer on said wiring metal layer; and forming at least one additional wiring metal layer on said doped getter layer. The present invention also provides a corresponding integrated semiconductor structure and a semiconductor memory device.Type: ApplicationFiled: January 11, 2007Publication date: June 26, 2008Inventors: Werner Graf, Andreas Thies, Marco Lepper, Momtchil Stavrev
-
Publication number: 20070077720Abstract: The present invention provides a manufacturing method for an integrated semiconductor structure and a corresponding integrated semiconductor structure.Type: ApplicationFiled: October 4, 2005Publication date: April 5, 2007Applicant: INFINEON TECHNOLOGIES AGInventors: Lars Heineck, Marco Lepper