Patents by Inventor Marco Ziegelmayer

Marco Ziegelmayer has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7864593
    Abstract: A method for classifying memory cells in an integrated circuit is provided, wherein the integrated circuit has a memory cell field including a plurality of memory cells. The method includes determining, for each subset of the memory cells of a plurality of subsets of the memory cells, a threshold voltage distribution; determining whether the determined threshold voltage distributions fulfill a threshold voltage criterion; and depending on whether the determined threshold voltage distributions fulfill the threshold voltage criterion, classifying at least some of the non-selected memory cells.
    Type: Grant
    Filed: April 12, 2007
    Date of Patent: January 4, 2011
    Assignee: Qimonda AG
    Inventors: Andreas Taeuber, Detlev Richter, Luca De Ambroggi, Konrad Seidel, Robert Petter, Marco Ziegelmayer
  • Publication number: 20080253217
    Abstract: Embodiments of the invention relate to a method for accessing a memory cell in an integrated circuit, a method of determining a set of word line voltage identifiers in an integrated circuit, a method for classifying memory cells in an integrated circuit, a method for determining a word line voltage for accessing a memory cell in an integrated circuit and integrated circuits. In an embodiment, a method of accessing a memory cell in an integrated circuit, wherein the integrated circuit has a memory cell field including a plurality of memory cells. The method includes selecting a word line voltage identifier from a pre-stored set of word line voltage identifiers, each one of the pre-stored set of word line voltage identifiers being assigned to at least one of the memory cells in the memory cell field and accessing the memory cell using a word line voltage being dependent on the selected word line voltage identifier.
    Type: Application
    Filed: April 12, 2007
    Publication date: October 16, 2008
    Inventors: Andreas Taeuber, Detlev Richter, Luca De Ambroggi, Konrad Seidel, Robert Petter, Marco Ziegelmayer
  • Patent number: 7283395
    Abstract: A memory device comprises a memory cell array (1) with a multitude of memory cells (111). Each of the memory cells (111) is assigned to one of a multitude of blocks (15). Each memory cell (111) is accessible by an access signal in order to alter stored information. Each of the memory cells (111) is assigned to one of a multitude of blocks (15). The memory device further comprises a measuring unit (100) coupled to the memory cell array (1) and being operable to identify a selected access characteristic of each of the memory cells (11) and an assignment unit (150) which is coupled to the measuring unit (100) and is operable to assign a performance parameter (215) to each block (15). A performance memory unit (2) is adapted to contain the performance parameters (215) assigned to the blocks (15).
    Type: Grant
    Filed: June 24, 2005
    Date of Patent: October 16, 2007
    Assignee: Infineon Technologies Flash GmbH & Co. KG
    Inventor: Marco Ziegelmayer
  • Publication number: 20070025167
    Abstract: A method, a memory device and a test unit to test such memory device is provided. The memory device comprises a memory cell array including a multitude of memory cells each having a variable characteristic. The method comprises identifying the characteristic of each memory cell and assigning memory cells of the multitude of memory cells to a weak group in dependence on the identified characteristic. Then the stored information of the memory cells assigned to the weak group is restored in order to modify the characteristics of these memory cells.
    Type: Application
    Filed: July 27, 2005
    Publication date: February 1, 2007
    Inventors: Marco Ziegelmayer, Detlev Richter, Andreas Kux, Mirko Reissmann
  • Publication number: 20060291301
    Abstract: A memory device comprises a memory cell array (1) with a multitude of memory cells (111). Each of the memory cells (111) is assigned to one of a multitude of blocks (15). Each memory cell (111) is accessible by an access signal in order to alter stored information. Each of the memory cells (111) is assigned to one of a multitude of blocks (15). The memory device further comprises a measuring unit (100) coupled to the memory cell array (1) and being operable to identify a selected access characteristic of each of the memory cells (11) and an assignment unit (150) which is coupled to the measuring unit (100) and is operable to assign a performance parameter (215) to each block (15). A performance memory unit (2) is adapted to contain the performance parameters (215) assigned to the blocks (15).
    Type: Application
    Filed: June 24, 2005
    Publication date: December 28, 2006
    Inventor: Marco Ziegelmayer