Patents by Inventor Margaret Clark Freebern

Margaret Clark Freebern has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7447107
    Abstract: A random access memory including multiple state machines and selection circuitry. The multiple state machines include a first state machine and a second state machine, and possibly more state machines. The first state machine is configured to provide first signals to control the random access memory and provide first command operations and the second state machine is configured to provide second signals to control the random access memory and provide second command operations. The selection circuitry selects one of the multiple state machines. The selection circuitry conducts the first signals to select the first state machine and provide the first command operations and the selection circuitry conducts the second signals to select the second state machine and provide the second command operations.
    Type: Grant
    Filed: June 15, 2006
    Date of Patent: November 4, 2008
    Assignee: Qimonda North America Corp.
    Inventor: Margaret Clark Freebern
  • Patent number: 7433261
    Abstract: A memory includes a row address latch. The row address latch includes a first stage configured to latch a row address for a memory read or write operation, and a second stage configured to latch a row address for a memory bank auto-refresh. The row address latch provides the row address from the first stage in response to an activate command and provides the row address from the second stage in response to a directed auto-refresh command.
    Type: Grant
    Filed: October 17, 2005
    Date of Patent: October 7, 2008
    Assignee: Infineon Technologies AG
    Inventors: Margaret Clark Freebern, Kazimierz Szczypinski
  • Publication number: 20080228950
    Abstract: A memory includes a circuit having a set terminal for receiving an input signal indicating a request to exit a power-down mode. The circuit is configured to provide an output signal to enable exiting the power-down mode in response to the input signal before the input signal is latched.
    Type: Application
    Filed: March 14, 2007
    Publication date: September 18, 2008
    Applicant: Qimonda North America Corp.
    Inventors: Margaret Clark Freebern, Farrukh Aquil, Wolfgang Hokenmaier
  • Patent number: 7330391
    Abstract: A memory includes at least two memory banks, each memory bank including an array of memory cells including rows and columns. The memory includes a directed auto-refresh memory bank selection circuit configured to simultaneously select a first of the at least two memory banks for a read or write operation and a second of the at least two memory banks for a directed auto-refresh.
    Type: Grant
    Filed: October 17, 2005
    Date of Patent: February 12, 2008
    Assignee: Infineon Technologies AG
    Inventor: Margaret Clark Freebern
  • Publication number: 20070297268
    Abstract: A random access memory including multiple state machines and selection circuitry. The multiple state machines include a first state machine and a second state machine, and possibly more state machines. The first state machine is configured to provide first signals to control the random access memory and provide first command operations and the second state machine is configured to provide second signals to control the random access memory and provide second command operations. The selection circuitry selects one of the multiple state machines. The selection circuitry conducts the first signals to select the first state machine and provide the first command operations and the selection circuitry conducts the second signals to select the second state machine and provide the second command operations.
    Type: Application
    Filed: June 15, 2006
    Publication date: December 27, 2007
    Inventor: Margaret Clark Freebern