Patents by Inventor Marinus Johannes Petrus Hopstaken

Marinus Johannes Petrus Hopstaken has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240099166
    Abstract: Techniques for improving switching properties of phase change memory devices by boron surface passivation of the phase change memory material are provided. In one aspect, a phase change memory device includes: one or more phase change memory cells, each having a phase change material between a bottom electrode and a top electrode; and a boron-containing and nitrogen-containing bilayer on sidewalls of the phase change material to protect the phase change material from exposure to oxygen. An ovonic threshold switch can be implemented between the bottom electrode and the top electrode, in series with the phase change material. A method of fabricating the present phase change memory devices is also provided.
    Type: Application
    Filed: September 20, 2022
    Publication date: March 21, 2024
    Inventors: Luxherta Buzi, ROBERT L. BRUCE, Charlie Tabachnick, Marinus Johannes Petrus Hopstaken
  • Patent number: 11844290
    Abstract: Embodiments of process flows and methods are provided for forming a resistive switching random access memory (ReRAM). More specifically, process flows and methods are provided for reducing the forming voltage needed to form a conductive path in the ReRAM cells. A wide variety of plasma doping processes are used to introduce a plurality of different dopants into a metal-oxide dielectric film. By utilizing at least two different dopants, the plasma doping processes described herein reduce the forming voltage of the subsequently formed ReRAM cell compared to conventional processes that use only one dopant. In some embodiments, the forming voltage may be further reduced by applying a bias power during the plasma doping process, wherein the bias power is preselected to increase the number of ions introduced into the metal-oxide dielectric film during the plasma doping process.
    Type: Grant
    Filed: June 3, 2021
    Date of Patent: December 12, 2023
    Assignees: Tokyo Electron Limited, International Business Machines Corporation
    Inventors: Devi Koty, Qingyun Yang, Hongwen Yan, Hiroyuki Miyazoe, Takashi Ando, Marinus Johannes Petrus Hopstaken
  • Publication number: 20230210019
    Abstract: A Josephson Junction qubit device is provided. The device includes a substrate of silicon material. The device includes first and second electrodes of superconducting metal. The device may include a nanowire created by direct ion implantation on to the silicon material to connect the first and second electrodes. The device may include first and second superconducting regions created by direct ion implantation on to the silicon material, the first superconducting region connecting the first electrode and the second superconducting region connecting the second electrode, with a silicon channel formed by a gap between the first and second superconducting regions.
    Type: Application
    Filed: December 28, 2021
    Publication date: June 29, 2023
    Inventors: Steven J. Holmes, Devendra K. Sadana, Oleg Gluschenkov, Martin O. Sandberg, Marinus Johannes Petrus Hopstaken, Yasir Sulehria
  • Publication number: 20220393107
    Abstract: Embodiments of process flows and methods are provided for forming a resistive switching random access memory (ReRAM). More specifically, process flows and methods are provided for reducing the forming voltage needed to form a conductive path in the ReRAM cells. A wide variety of plasma doping processes are used to introduce a plurality of different dopants into a metal-oxide dielectric film. By utilizing at least two different dopants, the plasma doping processes described herein reduce the forming voltage of the subsequently formed ReRAM cell compared to conventional processes that use only one dopant. In some embodiments, the forming voltage may be further reduced by applying a bias power during the plasma doping process, wherein the bias power is preselected to increase the number of ions introduced into the metal-oxide dielectric film during the plasma doping process.
    Type: Application
    Filed: June 3, 2021
    Publication date: December 8, 2022
    Inventors: Devi KOTY, Qingyun YANG, Hongwen YAN, Hiroyuki MIYAZOE, Takashi ANDO, Marinus Johannes Petrus HOPSTAKEN
  • Publication number: 20200027745
    Abstract: A GaN device is formed on a semiconductor substrate having a plurality of recessed regions formed in a surface thereof. A seed layer, optional buffer layer, and gallium nitride layer such as a carbon-doped gallium nitride layer are successively deposited within the recessed regions. Improved current collapse response of the GaN device is attributed to maximum length and width dimensions of the multilayer stack.
    Type: Application
    Filed: December 13, 2018
    Publication date: January 23, 2020
    Inventors: William J. Gallagher, Marinus Johannes Petrus Hopstaken, Ko-Tao Lee, Tomas Palacios, Daniel Piedra, Devendra K. Sadana
  • Publication number: 20190311945
    Abstract: After forming source/drain contact openings to expose portions of source/drain regions composed of an n-doped III-V compound semiconductor material, surfaces of the exposed portions of the source/drain regions are cleaned to remove native oxides and doped with plasma-generated n-type dopant radicals. Semiconductor caps are formed in-situ on the cleaned surfaces of the source/drain regions, and subsequently converted into metal semiconductor alloy regions. Source/drain contacts are then formed on the metal semiconductor alloy regions and within the source/drain contact openings.
    Type: Application
    Filed: June 17, 2019
    Publication date: October 10, 2019
    Inventors: Kevin K. Chan, Sebastian U. Engelmann, Marinus Johannes Petrus Hopstaken, Christopher Scerbo, Hongwen Yan, Yu Zhu
  • Patent number: 10366918
    Abstract: After forming source/drain contact openings to expose portions of source/drain regions composed of an n-doped III-V compound semiconductor material, surfaces of the exposed portions of the source/drain regions are cleaned to remove native oxides and doped with plasma-generated n-type dopant radicals. Semiconductor caps are formed in-situ on the cleaned surfaces of the source/drain regions, and subsequently converted into metal semiconductor alloy regions. Source/drain contacts are then formed on the metal semiconductor alloy regions and within the source/drain contact openings.
    Type: Grant
    Filed: October 4, 2016
    Date of Patent: July 30, 2019
    Assignee: International Business Machines Corporation
    Inventors: Kevin K. Chan, Sebastian U. Engelmann, Marinus Johannes Petrus Hopstaken, Christopher Scerbo, Hongwen Yan, Yu Zhu
  • Patent number: 10217641
    Abstract: A GaN device is formed on a semiconductor substrate having a plurality of recessed regions formed in a surface thereof. A seed layer, optional buffer layer, and gallium nitride layer such as a carbon-doped gallium nitride layer are successively deposited within the recessed regions. Improved current collapse response of the GaN device is attributed to maximum length and width dimensions of the multilayer stack.
    Type: Grant
    Filed: January 20, 2016
    Date of Patent: February 26, 2019
    Assignees: International Business Machines Corporation, MASSACHUSETTS INSTITUTE OF TECHNOLOGY
    Inventors: William J. Gallagher, Marinus Johannes Petrus Hopstaken, Ko-Tao Lee, Tomas Palacios, Daniel Piedra, Devendra K. Sadana
  • Publication number: 20180096885
    Abstract: After forming source/drain contact openings to expose portions of source/drain regions composed of an n-doped III-V compound semiconductor material, surfaces of the exposed portions of the source/drain regions are cleaned to remove native oxides and doped with plasma-generated n-type dopant radicals. Semiconductor caps are formed in-situ on the cleaned surfaces of the source/drain regions, and subsequently converted into metal semiconductor alloy regions. Source/drain contacts are then formed on the metal semiconductor alloy regions and within the source/drain contact openings.
    Type: Application
    Filed: October 4, 2016
    Publication date: April 5, 2018
    Inventors: Kevin K. Chan, Sebastian U. Engelmann, Marinus Johannes Petrus Hopstaken, Christopher Scerbo, Hongwen Yan, Yu Zhu
  • Publication number: 20160225887
    Abstract: A GaN device is formed on a semiconductor substrate having a plurality of recessed regions formed in a surface thereof. A seed layer, optional buffer layer, and gallium nitride layer such as a carbon-doped gallium nitride layer are successively deposited within the recessed regions Improved current collapse response of the GaN device is attributed to maximum length and width dimensions of the multilayer stack.
    Type: Application
    Filed: January 20, 2016
    Publication date: August 4, 2016
    Inventors: William J. Gallagher, Marinus Johannes Petrus Hopstaken, Ko-Tao Lee, Tomas Palacios, Daniel Piedra, Devendra K. Sadana
  • Publication number: 20150340524
    Abstract: A method of fabricating a flexible photovoltaic film cell with an iron diffusion barrier layer. The method includes: providing a foil substrate including iron; forming an iron diffusion barrier layer on the foil substrate, where the iron diffusion barrier layer prevents the iron from diffusing; forming an electrode layer on the iron diffusion barrier layer; and forming at least one light absorber layer on the electrode layer. A flexible photovoltaic film cell is also provided, which cell includes: a foil substrate including iron; an iron diffusion barrier layer formed on the foil substrate to prevent the iron from diffusing; an electrode layer formed on the iron diffusion barrier layer; and at least one light absorber layer formed on the electrode layer.
    Type: Application
    Filed: August 3, 2015
    Publication date: November 26, 2015
    Inventors: Hariklia Deligianni, Lian Guo, Marinus Johannes Petrus Hopstaken, Maurice Mason, Lubomyr T. Romankiw
  • Patent number: 9105779
    Abstract: A method of fabricating a flexible photovoltaic film cell with an iron diffusion barrier layer. The method includes: providing a foil substrate including iron; forming an iron diffusion barrier layer on the foil substrate, where the iron diffusion barrier layer prevents the iron from diffusing; forming an electrode layer on the iron diffusion barrier layer; and forming at least one light absorber layer on the electrode layer. A flexible photovoltaic film cell is also provided, which cell includes: a foil substrate including iron; an iron diffusion barrier layer formed on the foil substrate to prevent the iron from diffusing; an electrode layer formed on the iron diffusion barrier layer; and at least one light absorber layer formed on the electrode layer.
    Type: Grant
    Filed: September 26, 2011
    Date of Patent: August 11, 2015
    Assignee: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Hariklia Deligianni, Lian Guo, Marinus Johannes Petrus Hopstaken, Maurice Mason, Lubomyr T Romankiw
  • Publication number: 20130074915
    Abstract: A method of fabricating a flexible photovoltaic film cell with an iron diffusion barrier layer. The method includes: providing a foil substrate including iron; forming an iron diffusion barrier layer on the foil substrate, where the iron diffusion barrier layer prevents the iron from diffusing; forming an electrode layer on the iron diffusion barrier layer; and forming at least one light absorber layer on the electrode layer. A flexible photovoltaic film cell is also provided, which cell includes: a foil substrate including iron; an iron diffusion barrier layer formed on the foil substrate to prevent the iron from diffusing; an electrode layer formed on the iron diffusion barrier layer; and at least one light absorber layer formed on the electrode layer.
    Type: Application
    Filed: September 26, 2011
    Publication date: March 28, 2013
    Applicant: International Business Machines Corporation
    Inventors: Hariklia Deligianni, Lian Guo, Marinus Johannes Petrus Hopstaken, Maurice Mason, Lubomyr T. Romankiw