Patents by Inventor Mario A. Castrillon

Mario A. Castrillon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11863204
    Abstract: A decoder circuit includes first and second decoders. The first decoder is a first type of decoder configured to receive data encoded with an error correction code and decode and eliminate errors from a first subset of codewords of the data. The second decoder is a second type of decoder configured receive the data encoded with the error correction code and decode and eliminate errors from a second subset of codewords of the data, different from the first subset of the codewords, without attempting to decode and eliminate errors from the first subset of the codewords.
    Type: Grant
    Filed: August 5, 2022
    Date of Patent: January 2, 2024
    Assignee: Marvell Asia Pte Ltd.
    Inventors: Mario A. Castrillon, Damián A. Morero, Genaro Bergero, Cristian Cavenio, Teodoro Goette, Martin Asinari, Ramiro R. Lopez, Mario R. Hueda
  • Publication number: 20220385310
    Abstract: A decoder circuit includes first and second decoders. The first decoder is a first type of decoder configured to receive data encoded with an error correction code and decode and eliminate errors from a first subset of codewords of the data. The second decoder is a second type of decoder configured receive the data encoded with the error correction code and decode and eliminate errors from a second subset of codewords of the data, different from the first subset of the codewords, without attempting to decode and eliminate errors from the first subset of the codewords.
    Type: Application
    Filed: August 5, 2022
    Publication date: December 1, 2022
    Inventors: Mario A. CASTRILLON, Damián A. MORERO, Genaro BERGERO, Cristian CAVENIO, Teodoro GOETTE, Martin ASINARI, Ramiro R. LOPEZ, Mario R. HUEDA
  • Patent number: 11424766
    Abstract: A method and device for energy-efficient decoders. The decoder device can include a plurality of decoder modules configured to process an input data signal having a plurality of forward error correction (FEC) codewords. This plurality of decoder modules can include at least a first decoder followed by a second decoder. The first decoder can be low-power to first eliminate most of the errors of the codewords and the second decoder can be high-performance to correct the remaining errors. Alternatively, the first decoder can be high-performance to correct the codewords until the low-power decoder can correct the remaining errors. A classifier module can be included to determine portions of the codewords to be directed to any one of the plurality of decoder modules. These implementations can be extended to use additional decoders with different decoding algorithms and optimized to maximize decoder performance given a maximum power constraint.
    Type: Grant
    Filed: January 31, 2020
    Date of Patent: August 23, 2022
    Assignee: Marvell Asia Pte Ltd.
    Inventors: Mario A. Castrillon, Damián A. Morero, Genaro Bergero, Cristian Cavenio, Teodoro Goette, Martin Asinari, Ramiro R. Lopez, Mario R. Hueda