Patents by Inventor Mark A. Kressley

Mark A. Kressley has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8627566
    Abstract: A ceramic header configured to form a portion of an electronic device package includes a mounting portion configured to provide a mounting surface for an electronic device. In addition, the ceramic header includes one or more conductive input-output connectors operable to provide electrical connections from a first surface of the ceramic header to a second surface of the ceramic header. The ceramic header also includes one or more thermally polished surfaces.
    Type: Grant
    Filed: April 1, 2010
    Date of Patent: January 14, 2014
    Assignee: Texas Instruments Incorporated
    Inventors: Moody K. Forgey, Mark A. Kressley
  • Publication number: 20100188729
    Abstract: A ceramic header configured to form a portion of an electronic device package includes a mounting portion configured to provide a mounting surface for an electronic device. In addition, the ceramic header includes one or more conductive input-output connectors operable to provide electrical connections from a first surface of the ceramic header to a second surface of the ceramic header. The ceramic header also includes one or more thermally polished surfaces.
    Type: Application
    Filed: April 1, 2010
    Publication date: July 29, 2010
    Applicant: Texas Instruments Incorporated
    Inventors: Moody K. Forgey, Mark A. Kressley
  • Patent number: 7690106
    Abstract: A ceramic header configured to form a portion of an electronic device package includes a mounting portion configured to provide a mounting surface for an electronic device. In addition, the ceramic header includes one or more conductive input-output connectors operable to provide electrical connections from a first surface of the ceramic header to a second surface of the ceramic header. The ceramic header also includes one or more thermally polished surfaces.
    Type: Grant
    Filed: October 25, 2006
    Date of Patent: April 6, 2010
    Assignee: Texas Instruments Incorporated
    Inventors: Moody K. Forgey, Mark A. Kressley
  • Publication number: 20080099240
    Abstract: A ceramic header configured to form a portion of an electronic device package includes a mounting portion configured to provide a mounting surface for an electronic device. In addition, the ceramic header includes one or more conductive input-output connectors operable to provide electrical connections from a first surface of the ceramic header to a second surface of the ceramic header. The ceramic header also includes one or more thermally polished surfaces.
    Type: Application
    Filed: October 25, 2006
    Publication date: May 1, 2008
    Inventors: Moody K. Forgey, Mark A. Kressley
  • Patent number: 6600183
    Abstract: An electrode structure for a capacitor. The electrode structure includes a contact plug comprising an oxidation barrier 208 and a bottom electrode comprising a conductive adhesion-promoting portion 210 and an oxidation-resistant portion 204, the adhesion-promoting portion contacting the oxidation barrier of the contact plug. In further embodiments, the oxidation barrier and adhesion-promoting portion comprise Ti—Al—N.
    Type: Grant
    Filed: June 26, 1998
    Date of Patent: July 29, 2003
    Assignee: Texas Instruments Incorporated
    Inventors: Mark R. Visokay, Luigi Colombo, Rajesh Khamankar, Mark A. Kressley
  • Patent number: 6373127
    Abstract: A semiconductor device is disclosed. The device includes an integrated circuit chip having integral de-coupling capacitors on the chip backside. The de-coupling capacitors includes a metal layer in intimate contact with the semiconductor substrate of the integrated circuit, a dielectric layer and a second metal layer. The second metal layer is segmented to form multiple capacitors, and each capacitor is interconnected to power supplies of the chip. Interconnection to different integrated circuit packages is provided. A method of making the semiconductor device is also disclosed.
    Type: Grant
    Filed: September 20, 1999
    Date of Patent: April 16, 2002
    Assignee: Texas Instruments Incorporated
    Inventors: Daniel Baudouin, Adin Hyslop, Akitoshi Nishimura, Jeffrey Janzen, Mark Kressley
  • Patent number: 5646068
    Abstract: A method of making a microelectronic circuit and the connection pattern therefor including the steps of providing a substrate (3), preferably silicon and preferably including a layer of nickel (38) under a layer of gold (36) thereon. Regions are formed on the substrate for connection of electrical components to the substrate using a first metallurgy, preferably gold and a pattern of bumps (5, 7) is formed of a second metallurgy different from the first metallurgy, preferably lead/tin solder. An interconnection pattern is formed on the substrate contacting at least one bump and at least one pad. The pattern of solder bumps is formed by providing a coupon (31) and patterning the bumps on the coupon and applied to the substrate while attached to the coupon, then heated to cause flow of the bumps onto the substrate. The coupon is then removed from the bumps with the bumps remaining on the substrate.
    Type: Grant
    Filed: February 3, 1995
    Date of Patent: July 8, 1997
    Assignee: Texas Instruments Incorporated
    Inventors: Arthur M. Wilson, Mark A. Kressley, Dean L. Frew, Juanita G. Miller, John E. Hanicak, Philip E. Hecker, James M. Drumm
  • Patent number: 5558554
    Abstract: A method of fabricating an anode plate 40 having a multiplicity of grooves 50 for use in a field emission flat panel display device comprises the steps of providing a transparent planar substrate 42 having a plurality of electrically conductive, parallel stripes 46 comprising the anode electrode of the device; etching a plurality of grooves 50 in the surface of the substrate in the spaces between the stripes 46; and then applying phosphor material 48.sub.R, 48.sub.G and 48.sub.B over the stripes 46. In one embodiment, a plurality of grooves 50', having generally vertical sidewalls, are formed in the upper surface of planar substrate 42' at the interstices of conductors 46. In a second embodiment, a plurality of grooves 50", having generally curved sidewalls, are formed in the upper surface of planar substrate 42' at the interstices of conductors 46'.
    Type: Grant
    Filed: May 31, 1995
    Date of Patent: September 24, 1996
    Assignee: Texas Instruments Inc.
    Inventors: John E. Finklea, Chi-Cheong Shen, Kenneth G. Vickers, Mark A. Kressley
  • Patent number: 5327327
    Abstract: The multi-chip circuit module of the invention comprises a plurality of circuit chips assembled in a laminated stack. Each chip includes a plurality of layers of thin film interconnect patterns in the normal configuration, except for the final layer or layers, which comprise a reroute pattern that locates all circuit input and output pads along a single edge of each chip. The relocated pads are provided with contact bumps to facilitate the addition of a bonded lead to each I/O pad extending therefrom to a point beyond the edge of each chip. Thus, upon lamination the protruding tips form an array of leads on a single lateral face of the laminated chip stack.
    Type: Grant
    Filed: October 30, 1992
    Date of Patent: July 5, 1994
    Assignee: Texas Instruments Incorporated
    Inventors: Dean L. Frew, Mark A. Kressley, Arthur M. Wilson, Juanita G. Miller, Philip E. Hecker, Jr., James Drumm, Randall E. Johnson, Rick Elder