Patents by Inventor Mark B. Rix

Mark B. Rix has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7464311
    Abstract: In a multi processor environment wherein the processors are capable of implementing a streaming data mode of operation, a technique is provided that reduces the number of bits shifted through the scan chain necessary to select a processor for operating in the streaming data mode. All test control device associated with the processor have an instruction entered therein. After execution of the instruction, all of the processors are entered in a bypass mode of operation. Then, a logic “0” in the bypass register will cause the associated target processor to enter the streaming data mode, while a logic “1” in the bypass register will cause the processor to enter the bypass mode. To select a new target processor, logic “1”s in the bypass register will reset the test control unit and thereafter the entry of a logic “1” will cause the non-target processors to enter the bypass mode, while a logic “0” in a bypass register will select the new target processor (i.e., for operating in the streaming data mode).
    Type: Grant
    Filed: August 5, 2002
    Date of Patent: December 9, 2008
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Lee A. Larson, Gary L. Swoboda, Mark B. Rix
  • Publication number: 20040054950
    Abstract: In a multi processor environment wherein the processors are capable of implementing a streaming data mode of operation, a technique is provided that reduces the number of bits shifted through the scan chain necessary to select a processor for operating in the streaming data mode. All test control device associated with the processor have an instruction entered therein. After execution of the instruction, all of the processors are entered in a bypass mode of operation. Then, a logic “0” in the bypass register will cause the associated target processor to enter the streaming data mode, while a logic “1” in the bypass register will cause the processor to enter the bypass mode.
    Type: Application
    Filed: August 5, 2002
    Publication date: March 18, 2004
    Inventors: Lee A. Larson, Gary L. Swoboda, Mark B. Rix