Patents by Inventor Mark Marlett

Mark Marlett has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8275029
    Abstract: An apparatus comprises a summer suitable for subtracting a filtered feedback signal from an input; a symbol decision device suitable for receiving an output from the summer; a feedback filter suitable for filtering an output from the symbol decision device and for sending the filtered feedback signal to the summer, the feedback filter comprising an adjustable swing amplifier and an adjustable pole filter; and an adaptation algorithm suitable for simultaneously adapting both a pole setting and a swing setting based upon a least mean squared error criteria. The summer, the symbol decision device, and the feedback filter form a feedback circuit utilized to reconstruct an electrical signal distorted during transmission.
    Type: Grant
    Filed: October 3, 2007
    Date of Patent: September 25, 2012
    Assignee: LSI Corporation
    Inventors: Philip Jenkins, Cathy Ye Liu, Mark Marlett, Jeff Kueng
  • Publication number: 20100150221
    Abstract: An apparatus comprises a summer suitable for subtracting a jfiltered feedback signal from an input; a symbol decision device suitable for receiving an output from the summer; a feedback filter suitable for filtering an output from the symbol decision device and for sending the filtered feedback signal to the summer, the feedback filter comprising an adjustable swing amplifier and an adjustable pole filter; and an adaptation algorithm suitable for simultaneously adapting both a pole setting and a swing setting based upon a least mean squared error criteria. The summer, the symbol decision device, and the feedback filter form a feedback circuit utilized to reconstruct an electrical signal distorted during transmission.
    Type: Application
    Filed: October 3, 2007
    Publication date: June 17, 2010
    Applicant: LSI CORPORATION
    Inventors: Philip Jenkins, Cathy Ye Liu, Mark Marlett, Jeff Kueng
  • Publication number: 20060239341
    Abstract: A continuous-time domain Decision Feedback Equalizer (DFE) for use in a serial communication channel comprises in one embodiment a summer, a decision circuit, a capture flip-flop (FF) and an N-th order active filter. The DFE and its active filter operate in continuous time to give improved performance over a discrete-time DFE. In one embodiment involving a first-order active filter, the capture FF is outside the continuous-time negative feedback loop of the DFE and involves a differential signal amplifier. In another embodiment, the capture flip-flop is inside the DFE loop, and in a third embodiment the decision circuit comprises a comparator.
    Type: Application
    Filed: April 21, 2005
    Publication date: October 26, 2006
    Inventors: Mark Marlett, Mark Rutherford
  • Patent number: 6704381
    Abstract: An apparatus comprising a first circuit and a second circuit. The first circuit may be configured to generate (i) a first reference signal in response to a pump-up signal and (ii) a second reference signal in response to a pump-down signal. The second circuit may be configured to generate (a) a first control signal in response to (i) the pump-up signal and (ii) the second reference signal and (b) a second control signal in response to (i) the pump-down signal and (ii) the first reference signal.
    Type: Grant
    Filed: September 17, 1999
    Date of Patent: March 9, 2004
    Assignee: Cypress Semiconductor Corp.
    Inventors: Nathan Y. Moyal, Bertrand J. Williams, Mark Marlett, Steve Meyers
  • Patent number: 6377128
    Abstract: An apparatus comprising a first circuit and a second circuit. The first circuit may be configured to generate a plurality of clock signals each in response to (i) one or more control inputs and (ii) one or more of a plurality of phase timing elements. The second circuit may be configured to generate the plurality of phase timing elements.
    Type: Grant
    Filed: September 28, 2001
    Date of Patent: April 23, 2002
    Assignee: Cypress Semiconductor Corp.
    Inventors: Nathan Y. Moyal, Mark Marlett
  • Patent number: 6326853
    Abstract: An apparatus comprising a first circuit and a second circuit. The first circuit may be configured to generate a plurality of clock signals each in response to (i) one or more control inputs and (ii) one or more of a plurality of phase timing elements. The second circuit may be configured to generate the plurality of phase timing elements.
    Type: Grant
    Filed: August 26, 1999
    Date of Patent: December 4, 2001
    Assignee: Cypress Semiconductor Corp
    Inventors: Nathan Y. Moyal, Mark Marlett
  • Patent number: 6239632
    Abstract: An apparatus comprising a first circuit and a second circuit. The first circuit may be configured to generate (i) a first signal and a second signal in response to a pump down signal and (ii) a third signal and a fourth signal in response to (i) a pump up signal. The second circuit may be configured to generate (a) a first control signal in response to (i) the first signal and (ii) the third signal and (b) a second control signal in response to (i) the second signal and (ii) the fourth signal.
    Type: Grant
    Filed: September 17, 1999
    Date of Patent: May 29, 2001
    Assignee: Cypress Semiconductor Corp.
    Inventors: Nathan Y. Moyal, Bertrand J. Williams, Mark Marlett, Steve Meyers