Patents by Inventor Mark Maxson

Mark Maxson has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080031076
    Abstract: A memory chip suitable for use in a daisy chain of memory chips. The memory chip receives an address/command word on a first input, determines if the address command word is directed to the memory chip; if so, the memory chip accesses an array on the memory chip. If not, the memory chip re-drives the address/command word on a first output. Write data is received as part of the address/command word or from a first data bus port. A bus clock is received and is used to receive and transmit information on the first input, the first output, the first data bus port and the second data bus port. The memory chip is incorporated into a design structure that is embodied in a computer readable medium used for designing, manufacturing, or testing the memory chip.
    Type: Application
    Filed: October 15, 2007
    Publication date: February 7, 2008
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gerald Bartley, Darryl Becker, Paul Dahlen, Philip Germann, Andrew Maki, Mark Maxson
  • Publication number: 20070263475
    Abstract: A double-data-rate two synchronous dynamic random access (DDR2) memory circuit includes a low-speed input path and a high-speed input path coupled thereto by an input coupling and forming a common input, the common input coupled to a memory core, the memory core having a common output wherein a high-speed output path and a low-speed output path are coupled together by an output coupling and further coupled to the common output of the memory core.
    Type: Application
    Filed: May 12, 2006
    Publication date: November 15, 2007
    Applicant: International Business Machines Corporation
    Inventors: Gerald Bartley, Darryl Becker, Paul Dahlen, Philip Germann, Andrew Maki, Mark Maxson
  • Publication number: 20070208463
    Abstract: In an embodiment, a predicted voltage to supply to an electronic device is learned based on a dynamic voltage variation that occurs at the electronic device. The dynamic voltage variation occurs in response to the electronic device processing a functional event, and the predicted voltage is supplied to the electronic device in response to observing the functional event on a bus that is connected to the electronic device. In response to observing the dynamic voltage variation, the predicted voltage that is associated with the functional event is modified based on the dynamic voltage variation. Then, on the next occurrence of the functional event, the predicted voltage is supplied to the electronic device. In this way, voltage transients at the electronic device are controlled.
    Type: Application
    Filed: March 2, 2006
    Publication date: September 6, 2007
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gerald Bartley, Moises Cases, Daniel de Araujo, Mark Maxson
  • Publication number: 20070138653
    Abstract: A power control method and power control structures are provided for managing a plurality of voltage islands of a functional chip. The power control structure includes a supply control and partition chip positioned between a substrate carrier and a functional chip including a plurality of voltage islands. The supply control and partition chip includes a plurality of first electrical connections to the functional chip including the plurality of voltage islands. The supply control and partition chip includes a plurality of second electrical connections to the substrate carrier. Power applied to predefined ones of the first electrical connections to the functional chip are selectively switched on and off by the supply control and partition chip.
    Type: Application
    Filed: December 15, 2005
    Publication date: June 21, 2007
    Applicant: International Business Machines Corporation
    Inventors: Gerald Bartley, Darryl Becker, Paul Dahlen, Philip Germann, Andrew Maki, Mark Maxson
  • Publication number: 20070108611
    Abstract: A stacking method and structure for attaching memory components to a ball grid array (BGA) device are provided. A specialized carrier includes multiple memory devices such as memory die, or chip scale packaging (CSP) memory. The specialized carrier is attached to a mating supporting carrier to form a stacked structure. The mating supporting carrier includes an associated ball grid array (BGA) device for the multiple devices of the specialized carrier.
    Type: Application
    Filed: November 17, 2005
    Publication date: May 17, 2007
    Applicant: International Business Machines Corporation
    Inventors: Gerald Bartley, Darryl Becker, Paul Dahlen, Philip Germann, Andrew Maki, Mark Maxson
  • Publication number: 20060236277
    Abstract: A method, apparatus and computer program product are provided for implementing vertically coupled noise control through a mesh plane in an electronic package design. Electronic package physical design data are received. Instances of vertically coupled noise in the electronic package physical design data are identified. The identified instances of vertically coupled noise are quantified. Then the electronic package physical design data are modified to limit the vertically coupled noise.
    Type: Application
    Filed: March 24, 2005
    Publication date: October 19, 2006
    Applicant: International Business Machines Corporation
    Inventors: Gerald Bartley, Darryl Becker, Paul Dahlen, Philip Germann, Andrew Maki, Mark Maxson
  • Publication number: 20060190668
    Abstract: A high speed computer processor system has a high speed interface for a graphics processor. A preferred embodiment combines a PowerPC microprocessor called the Giga-Processor Ultralite (GPUL) 110 from International Business Machines Corporation (IBM) with a high speed interface on a multi-chip module.
    Type: Application
    Filed: February 24, 2005
    Publication date: August 24, 2006
    Applicant: International Business Machines Corporation
    Inventors: Giora Biran, Matthew Cushing, Robert Drehmel, Allen Gavin, Mark Kautzman, Jamie Kuesel, Ming-I Lin, David Luick, James Marcella, Mark Maxson, Eric Mejdrich, Adam Muff, Clarence Ogilvie, Charles Woodruff
  • Publication number: 20050285600
    Abstract: A method and apparatus are provided for implementing direct attenuation loss measurement in an electronic package. A sinusoidal voltage source signal of a selected frequency is coupled to an embedded transmission line test structure in the electronic package. Receive circuitry is coupled to the transmission line test structure for detecting amplitude of a received sinusoidal voltage source signal to identify attenuation loss through the transmission line test structure. An identified attenuation loss of the transmission line test structure is compared with a threshold value for verifying acceptable attenuation of the electronic package transmission line test structure.
    Type: Application
    Filed: June 29, 2004
    Publication date: December 29, 2005
    Applicant: International Business Machines Corporation
    Inventors: Gerald Bartley, Darryl Becker, Paul Dahlen, Philip Germann, Andrew Maki, Mark Maxson
  • Publication number: 20050264380
    Abstract: A method and stiffener-embedded waveguide structure are provided for implementing enhanced data transfer for printed circuit board applications. At least one microwave channel is defined within a stiffener. The microwave channel provides a high frequency path for data transfers. Use of the waveguide channel in the stiffener for data transfers can replace or supplement otherwise required transmission paths in an associated printed circuit board.
    Type: Application
    Filed: May 28, 2004
    Publication date: December 1, 2005
    Applicant: International Business Machines Corporation
    Inventors: Gerald Bartley, Darryl Becker, Paul Dahlen, Philip Germann, Andrew Maki, Mark Maxson
  • Publication number: 20050251777
    Abstract: A method and structure are provided for implementing enhanced electronic packaging and printed circuit board (PCB) layout. A diagonal via is formed at a selected angle between a first side and an opposite second side of a printed circuit board at a selected printed circuit board location. The diagonal via is plated with an electrically conductive material. Diagonal vias are used to interconnect between a high-density pitch on the first side and a larger pitch on the opposite second side of the printed circuit board. The diagonal vias can be used to selectively interconnect electrical patterns of selected layers and eliminate the use of blind and buried vias.
    Type: Application
    Filed: May 5, 2004
    Publication date: November 10, 2005
    Applicant: International Business Machines Corporation
    Inventors: Gerald Bartley, Darryl Becker, Paul Dahlen, Philip Germann, Andrew Maki, Mark Maxson
  • Publication number: 20050125752
    Abstract: A method, apparatus and computer program product are provided for implementing automated detection of excess aggressor shape capacitance coupling in printed circuit board layouts. A PCB design file containing an electronic representation of a printed circuit board design is received. A list of candidate shapes is identified. The candidate shapes are disposed on layers adjacent to aggressor planes. A capacitance coupling the candidate shapes to adjacent aggressor planes is calculated. A ratio of the calculated capacitance and a decoupling capacitance connecting the candidate shapes to a reference plane is determined.
    Type: Application
    Filed: December 9, 2003
    Publication date: June 9, 2005
    Applicant: International Business Machines Corporation
    Inventors: Todd Cannon, William Csongradi, Roger Gravrok, Mark Maxson, David Pease, Ryan Schlichting, Patrick Sobotta
  • Publication number: 20050104602
    Abstract: A method and apparatus are provided for implementing automated electronic package transmission line characteristic impedance verification. A sinusoidal voltage source is coupled to a transmission line test structure for generating a selected frequency. Impedance measuring circuitry is coupled to the transmission line test structure for measuring an input impedance with an open-circuit termination and a short-circuit termination. Characteristic impedance calculation circuitry is coupled to the impedance measuring circuitry receiving the input impedance measured values for the open-circuit termination and the short-circuit termination for calculating characteristic impedance. Logic circuitry is coupled to the characteristic impedance calculation circuitry for comparing the calculated characteristic impedance with threshold values for verifying acceptable electronic package transmission line characteristic impedance.
    Type: Application
    Filed: November 13, 2003
    Publication date: May 19, 2005
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gerald Bartley, Paul Dahlen, Philip Germann, Andrew Maki, Mark Maxson
  • Publication number: 20050098607
    Abstract: A method and structure are provided for implementing a column attach coupled noise suppressor for a solder column structure of the type used to join a substrate to a circuit card. The electrical noise suppressor structure includes a plurality of elongated through openings that are arranged in a predefined pattern. The elongated through openings have electrically conductive sidewalls and are electrically connected together. The predefined pattern of the elongated, electrically conductive through openings corresponds to a layout of solder columns. The solder columns are attached at one end to either a substrate or a circuit card and are inserted through the elongated through openings of the electrical noise suppressor structure, spaced apart from the electrically conductive sidewalls. Then the solder columns are attached at the other end to the other one of the substrate or circuit card.
    Type: Application
    Filed: November 7, 2003
    Publication date: May 12, 2005
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gerald Bartley, Darryl Becker, Paul Dahlen, Philip Germann, Andrew Maki, Mark Maxson
  • Publication number: 20050077912
    Abstract: A method and a probe structure are provided for implementing multiple signals probing of a printed circuit board. A probe structure is formed on an outside surface of the printed circuit board. A resistor is electrically connected with an associated via with a signal to be monitored. A path to a predefined probe location for monitoring the signal is defined from the resistor using the probe structure.
    Type: Application
    Filed: October 9, 2003
    Publication date: April 14, 2005
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Gerald Bartley, Paul Dahlen, Philip Germann, Andrew Maki, Mark Maxson
  • Patent number: 5843691
    Abstract: A multilayer reagent test strip measures the concentration of analyte in a liquid sample that is applied to it. The sample is guided to a number of assay areas arrayed along the strip, where the analyte can react with a reagent to cause a color change. Each assay area also includes an inhibitor for the color-change reaction. The inhibitor concentration increases in successive assay areas; thus, the number of areas that change color is a measure of the analyte concentration. The test strip is particularly adapted for measuring glucose in a whole blood sample. In a preferred embodiment, the sample is guided to the assay areas along a path formed by crushing selected areas of a membrane, and the assay areas are uncrushed areas of the membrane.
    Type: Grant
    Filed: December 31, 1996
    Date of Patent: December 1, 1998
    Assignee: Lifescan, Inc.
    Inventors: Joel Douglas, Ernest Kiser, Michael F. Tomasco, Remedios Dato, Edward G. Rice, Deborah P. Tuohy, Mark Maxson, Zbigniew Witko, Scott Segelke